欢迎访问ic37.com |
会员登录 免费注册
发布采购

C8051F363 参数 Datasheet PDF下载

C8051F363图片预览
型号: C8051F363
PDF下载: 下载PDF文件 查看货源
内容描述: 混合信号ISP功能的Flash MCU系列 [Mixed Signal ISP Flash MCU Family]
分类和应用:
文件页数/大小: 288 页 / 2659 K
品牌: SILICON [ SILICON ]
 浏览型号C8051F363的Datasheet PDF文件第205页浏览型号C8051F363的Datasheet PDF文件第206页浏览型号C8051F363的Datasheet PDF文件第207页浏览型号C8051F363的Datasheet PDF文件第208页浏览型号C8051F363的Datasheet PDF文件第210页浏览型号C8051F363的Datasheet PDF文件第211页浏览型号C8051F363的Datasheet PDF文件第212页浏览型号C8051F363的Datasheet PDF文件第213页  
C8051F360/1/2/3/4/5/6/7/8/9  
18.4.2. SMB0CN Control Register  
SMB0CN is used to control the interface and to provide status information (see SFR Definition 18.2). The  
higher four bits of SMB0CN (MASTER, TXMODE, STA, and STO) form a status vector that can be used to  
jump to service routines. MASTER and TXMODE indicate the master/slave state and transmit/receive  
modes, respectively.  
STA and STO indicate that a START and/or STOP has been detected or generated since the last SMBus  
interrupt. STA and STO are also used to generate START and STOP conditions when operating as a mas-  
ter. Writing a ‘1’ to STA will cause the SMBus interface to enter Master Mode and generate a START when  
the bus becomes free (STA is not cleared by hardware after the START is generated). Writing a ‘1’ to STO  
while in Master Mode will cause the interface to generate a STOP and end the current transfer after the  
next ACK cycle. If STO and STA are both set (while in Master Mode), a STOP followed by a START will be  
generated.  
As a receiver, writing the ACK bit defines the outgoing ACK value; as a transmitter, reading the ACK bit  
indicates the value received on the last ACK cycle. ACKRQ is set each time a byte is received, indicating  
that an outgoing ACK value is needed. When ACKRQ is set, software should write the desired outgoing  
value to the ACK bit before clearing SI. A NACK will be generated if software does not write the ACK bit  
before clearing SI. SDA will reflect the defined ACK value immediately following a write to the ACK bit;  
however SCL will remain low until SI is cleared. If a received slave address is not acknowledged, further  
slave events will be ignored until the next START is detected.  
The ARBLOST bit indicates that the interface has lost an arbitration. This may occur anytime the interface  
is transmitting (master or slave). A lost arbitration while operating as a slave indicates a bus error condi-  
tion. ARBLOST is cleared by hardware each time SI is cleared.  
The SI bit (SMBus Interrupt Flag) is set at the beginning and end of each transfer, after each byte frame, or  
when an arbitration is lost; see Table 18.3 for more details.  
Important Note About the SI Bit: The SMBus interface is stalled while SI is set; thus SCL is held low, and  
the bus is stalled until software clears SI.  
Table 18.3 lists all sources for hardware changes to the SMB0CN bits. Refer to Table 18.4 for SMBus sta-  
tus decoding using the SMB0CN register.  
Rev. 1.0  
209  
 复制成功!