欢迎访问ic37.com |
会员登录 免费注册
发布采购

K4D64163HF-TC33 参数 Datasheet PDF下载

K4D64163HF-TC33图片预览
型号: K4D64163HF-TC33
PDF下载: 下载PDF文件 查看货源
内容描述: 1米x 16Bit的×4银行双数据速率同步DRAM [1M x 16Bit x 4 Banks Double Data Rate Synchronous DRAM]
分类和应用: 内存集成电路光电二极管动态存储器双倍数据速率时钟
文件页数/大小: 16 页 / 164 K
品牌: SAMSUNG [ SAMSUNG ]
 浏览型号K4D64163HF-TC33的Datasheet PDF文件第5页浏览型号K4D64163HF-TC33的Datasheet PDF文件第6页浏览型号K4D64163HF-TC33的Datasheet PDF文件第7页浏览型号K4D64163HF-TC33的Datasheet PDF文件第8页浏览型号K4D64163HF-TC33的Datasheet PDF文件第10页浏览型号K4D64163HF-TC33的Datasheet PDF文件第11页浏览型号K4D64163HF-TC33的Datasheet PDF文件第12页浏览型号K4D64163HF-TC33的Datasheet PDF文件第13页  
64M DDR SDRAM  
K4D64163HF  
EXTENDED MODE REGISTER SET(EMRS)  
The extended mode register stores the data for enabling or disabling DLL and selecting output driver  
strength. The default value of the extended mode register is not defined, therefore the extened mode register  
must be written after power up for enabling or disabling DLL. The extended mode register is written by assert-  
ing low on CS, RAS, CAS, WE and high on BA0(The DDR SDRAM should be in all bank precharge with CKE  
already high prior to writing into the extended mode register). The state of address pins A0, A2 ~ A5, A7 ~ A11  
and BA1 in the same cycle as CS, RAS, CAS and WE going low are written in the extended mode register. A1  
and A6 are used for setting driver strength to normal, weak or matched impedance. Two clock cycles are  
required to complete the write operation in the extended mode register. The mode register contents can be  
changed using the same command and clock cycle requirements during operation as long as all banks are in  
the idle state. A0 is used for DLL enable or disable. "High" on BA0 is used for EMRS. All the other address  
pins except A0,A1,A6 and BA0 must be set to low for proper EMRS operation. Refer to the table for specific  
codes.  
Address Bus  
BA1  
BA0  
1
A11  
A10  
A9  
A8  
A7  
A6  
A5  
A4  
A3  
A2  
A1  
A0  
Extended  
Mode Register  
RFU  
RFU  
D.I.C  
RFU  
D.I.C DLL  
BA0  
0
An ~ A0  
MRS  
A0  
0
DLL Enable  
Enable  
Output Driver Impedence Control  
A6 A1  
0
1
1
1
Weak  
1
EMRS  
1
Disable  
Matched  
*1 : RFU(Reserved for future use) should stay "0" during EMRS cycle.  
- 9 -  
Rev. 1.1(Aug. 2002)  
 复制成功!