欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6417750SBP200 参数 Datasheet PDF下载

HD6417750SBP200图片预览
型号: HD6417750SBP200
PDF下载: 下载PDF文件 查看货源
内容描述: 的SuperH RISC引擎 [SuperH RISC engine]
分类和应用: 外围集成电路时钟
文件页数/大小: 1039 页 / 6201 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号HD6417750SBP200的Datasheet PDF文件第804页浏览型号HD6417750SBP200的Datasheet PDF文件第805页浏览型号HD6417750SBP200的Datasheet PDF文件第806页浏览型号HD6417750SBP200的Datasheet PDF文件第807页浏览型号HD6417750SBP200的Datasheet PDF文件第809页浏览型号HD6417750SBP200的Datasheet PDF文件第810页浏览型号HD6417750SBP200的Datasheet PDF文件第811页浏览型号HD6417750SBP200的Datasheet PDF文件第812页  
Table 19.3 ,5/6,5/3 Pins and Interrupt Levels  
,5/6  
0
,5/5  
0
,5/4  
0
,5/3  
0
Interrupt Priority Level  
Interrupt Request  
15  
14  
13  
12  
11  
10  
9
Level 15 interrupt request  
Level 14 interrupt request  
Level 13 interrupt request  
Level 12 interrupt request  
Level 11 interrupt request  
Level 10 interrupt request  
Level 9 interrupt request  
Level 8 interrupt request  
Level 7 interrupt request  
Level 6 interrupt request  
Level 5 interrupt request  
Level 4 interrupt request  
Level 3 interrupt request  
Level 2 interrupt request  
Level 1 interrupt request  
No interrupt request  
1
1
0
1
0
1
0
1
0
1
1
0
1
0
1
0
1
8
1
0
7
1
6
0
5
1
4
0
3
1
2
0
1
1
0
A noise-cancellation feature is built in, and the IRL interrupt is not detected unless the levels  
sampled at every bus clock cycle remain unchanged for three consecutive cycles, so that no  
transient level on the ,5/ pin change is detected. In standby mode, as the bus clock is stopped,  
noise cancellation is performed using the 32.768 kHz clock for the RTC instead. When the RTC is  
not used, therefore, interruption by means of IRL interrupts cannot be performed in standby mode.  
The priority level of the IRL interrupt must not be lowered unless the interrupt is accepted and the  
interrupt handling starts. However, the priority level can be changed to a higher one.  
The interrupt mask bits (I3–I0) in the status register (SR) are not affected by IRL interrupt  
handling.  
Pins ,5/3,5/6 can be used for four independent interrupt requests by setting the IRLM bit to 1  
in the ICR register. When independent interrupt requests are used in the SH7750, the interrupt  
priority levels are fixed (table 19.4). When independent interrupt requests are used in the  
SH7750S or SH7750R, the interrupt priority levels can be set in interrupt priority register D  
(IPRD).  
Rev. 6.0, 07/02, page 756 of 986  
 复制成功!