欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6417750SBP200 参数 Datasheet PDF下载

HD6417750SBP200图片预览
型号: HD6417750SBP200
PDF下载: 下载PDF文件 查看货源
内容描述: 的SuperH RISC引擎 [SuperH RISC engine]
分类和应用: 外围集成电路时钟
文件页数/大小: 1039 页 / 6201 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号HD6417750SBP200的Datasheet PDF文件第633页浏览型号HD6417750SBP200的Datasheet PDF文件第634页浏览型号HD6417750SBP200的Datasheet PDF文件第635页浏览型号HD6417750SBP200的Datasheet PDF文件第636页浏览型号HD6417750SBP200的Datasheet PDF文件第638页浏览型号HD6417750SBP200的Datasheet PDF文件第639页浏览型号HD6417750SBP200的Datasheet PDF文件第640页浏览型号HD6417750SBP200的Datasheet PDF文件第641页  
DMAOR  
Bit 9  
DMAOR  
Bit 8  
PR1  
PR0  
Description  
0
0
1
1
0
1
0
1
CH0 > CH1 > CH2 > CH3 > CH4 > CH5 > CH6 > CH7 (Initial value)  
CH0 > CH2 > CH3 > CH4 > CH5 > CH6 > CH7 > CH1  
CH2 > CH0 > CH1 > CH3 > CH4 > CH5 > CH6 > CH7  
Round robin mode  
Bits 7 to 3—Reserved: These bits are always read as 0, and should only be written with 0.  
Bit 2—Address Error Flag (AE): Indicates that an address error has occurred during DMA  
transfer. If this bit is set during data transfer, transfers on all channels are suspended, and an  
interrupt request (DMAE) is generated. The CPU cannot write 1 to AE. This bit can only be  
cleared by writing 0 after reading 1. For details of the settings, see the description of the AE bit in  
section 14.2.5, DMA Operation Register (DMAOR)  
Bit 1—NMI Flag (NMIF): Indicates that NMI has been input. This bit is set regardless of  
whether or not the DMAC is operating. If this bit is set during data transfer, transfers on all  
channels are suspended. The CPU cannot write 1 to NMIF. This bit can only be cleared by writing  
0 after reading 1. For details of the settings, see the description of the NMIF bit in section 14.2.5,  
DMA Operation Register (DMAOR)  
Bit 0—DMAC Master Enable (DME): Enables activation of the entire DMAC. When the DME  
bit and the DE bit of the CHCR register for the corresponding channel are set to 1, that channel is  
enabled for transfer. If this bit is cleared during data transfer, transfers on all channels are  
suspended.  
Even if the DME bit has been set, transfer is not enabled when TE is 1 or DE is 0 in CHCR, or  
when the NMI or AE bit in DMAOR is 1. For details of the settings, see the description of the  
DME bit in section 14.2.5, DMA Operation Register (DMAOR)  
Rev. 6.0, 07/02, page 585 of 986  
 复制成功!