欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6417750SBP200 参数 Datasheet PDF下载

HD6417750SBP200图片预览
型号: HD6417750SBP200
PDF下载: 下载PDF文件 查看货源
内容描述: 的SuperH RISC引擎 [SuperH RISC engine]
分类和应用: 外围集成电路时钟
文件页数/大小: 1039 页 / 6201 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号HD6417750SBP200的Datasheet PDF文件第636页浏览型号HD6417750SBP200的Datasheet PDF文件第637页浏览型号HD6417750SBP200的Datasheet PDF文件第638页浏览型号HD6417750SBP200的Datasheet PDF文件第639页浏览型号HD6417750SBP200的Datasheet PDF文件第641页浏览型号HD6417750SBP200的Datasheet PDF文件第642页浏览型号HD6417750SBP200的Datasheet PDF文件第643页浏览型号HD6417750SBP200的Datasheet PDF文件第644页  
Table 14.17 DTR Format for Clearing Request Queues  
DMAOR.DBL DTR.ID  
DTR.MD DTR.SZ DTR.COUNT[7:4] Description  
0
00  
10  
110  
*
Clear the request queues of all channels  
(17).  
Clear the CH0 request-accepted flag  
Setting prohibited  
11  
10  
1
00  
110  
*
Clear the request queues of all channels  
(17).  
Clear the CH0 request-accepted flag.  
Clear the CH0 request-accepted flag  
Clear the CH1 request queues.  
Clear the CH2 request queues.  
Clear the CH3 request queues.  
Clear the CH4 request queues.  
Clear the CH5 request queues.  
Clear the CH6 request queues.  
Clear the CH7 request queues.  
11  
0001  
0010  
0011  
0100  
0101  
0110  
0111  
1000  
Note: (SH7750R) DTR.SZ = DTR[63:61], DTR.ID = DTR[59:58], DTR.MD = DTR[57:56],  
DTR.COUNT[7:4] = DTR[55:52]  
14.8.5  
Interrupt-Request Codes  
When the number of transfers specified in DMATCR has been finished and the interrupt request is  
enabled (CHCR.IE = 1), a transfer-end interrupt request can be sent to the CPU from each  
channel. Table 14.18 lists the interrupt-request codes that are associated with these transfer-end  
interrupts.  
Rev. 6.0, 07/02, page 588 of 986  
 复制成功!