欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6417750SBP200 参数 Datasheet PDF下载

HD6417750SBP200图片预览
型号: HD6417750SBP200
PDF下载: 下载PDF文件 查看货源
内容描述: 的SuperH RISC引擎 [SuperH RISC engine]
分类和应用: 外围集成电路时钟
文件页数/大小: 1039 页 / 6201 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号HD6417750SBP200的Datasheet PDF文件第544页浏览型号HD6417750SBP200的Datasheet PDF文件第545页浏览型号HD6417750SBP200的Datasheet PDF文件第546页浏览型号HD6417750SBP200的Datasheet PDF文件第547页浏览型号HD6417750SBP200的Datasheet PDF文件第549页浏览型号HD6417750SBP200的Datasheet PDF文件第550页浏览型号HD6417750SBP200的Datasheet PDF文件第551页浏览型号HD6417750SBP200的Datasheet PDF文件第552页  
14.2  
Register Descriptions (SH7750, SH7750S)  
14.2.1 DMA Source Address Registers 0–3 (SAR0–SAR3)  
Bit:  
31  
30  
29  
28  
27  
26  
25  
24  
Initial value:  
R/W:  
R/W  
R/W  
R/W  
R/W  
R/W  
R/W  
R/W  
R/W  
Bit:  
23  
0
· · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · ·  
· · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · ·  
· · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · ·  
Initial value:  
R/W:  
R/W  
R/W  
DMA source address registers 0–3 (SAR0–SAR3) are 32-bit readable/writable registers that  
specify the source address of a DMA transfer. These registers have a counter feedback function,  
and during a DMA transfer they indicate the next source address. In single address mode, the SAR  
value is ignored when an external device with DACK has been specified as the transfer source.  
Specify a 16-bit, 32-bit, 64-bit, or 32-byte boundary address when performing a 16-bit, 32-bit, 64-  
bit, or 32-byte data transfer, respectively. If a different address is specified, an address error will  
be detected and the DMAC will halt.  
The initial value of these registers after a power-on or manual reset is undefined. They retain their  
values in standby mode and deep sleep mode.  
When transfer is performed from memory to an external device with DACK in DDT mode, DTR  
format [31:0] is set in SAR0 [31:0]. For details, see Data Transfer Request Format in section  
14.5.2.  
In the SH7750, writes from the CPU are masked in DDT mode, while writes from external I/O  
devices using the DTR format are possible. In the SH7750S, writes from the CPU and writes from  
external I/O devices using the DTR format are possible In DDT mode.  
Rev. 6.0, 07/02, page 496 of 986  
 复制成功!