欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6417750SBP200 参数 Datasheet PDF下载

HD6417750SBP200图片预览
型号: HD6417750SBP200
PDF下载: 下载PDF文件 查看货源
内容描述: 的SuperH RISC引擎 [SuperH RISC engine]
分类和应用: 外围集成电路时钟
文件页数/大小: 1039 页 / 6201 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号HD6417750SBP200的Datasheet PDF文件第390页浏览型号HD6417750SBP200的Datasheet PDF文件第391页浏览型号HD6417750SBP200的Datasheet PDF文件第392页浏览型号HD6417750SBP200的Datasheet PDF文件第393页浏览型号HD6417750SBP200的Datasheet PDF文件第395页浏览型号HD6417750SBP200的Datasheet PDF文件第396页浏览型号HD6417750SBP200的Datasheet PDF文件第397页浏览型号HD6417750SBP200的Datasheet PDF文件第398页  
Idle Insertion between Accesses  
Following Cycle  
Different Area  
Same  
Area  
Different  
Area  
Same Area  
Read  
Write  
Read  
Write  
MPX  
MPX  
Preceding  
Cycle  
Address Address  
CPU DMA  
CPU DMA  
CPU DMA  
CPU DMA  
Output  
Output  
M (1)  
M
Read  
Write  
M
M
M
M
M
M
M
M
M
M
M
M
M
M
M
M
M (1)  
2
*
DMA read  
(memory →  
device)  
M (1)  
1
*
D
DMA write  
(device →  
memory)  
D
D
D
D
D
D
D
D (1)  
“DMA” in the table indicates DMA single-address transfer. DMA dual transfer is in accordance with  
the CPU.  
M, D: Idle wait always inserted by WCR1  
(M(1): One cycle inserted in MPX access even if WCR1 is cleared to 0)  
M:  
D:  
Idle cycles according to setting of AnIW2-AnIW0 (area 0 to area 6)  
Idle cycles according to setting of DMAIW2-DMAIW0  
Notes: When synchronous DRAM is used in RAS down mode, set bits DMAIW2-DMAIW0 to 000  
and bits A3IW2-A3IW0 to 000.  
*1 Inserted when device is switched  
*2 On the MPX interface, a WCR1 idle wait may be inserted before an access (either read  
or write) to the same area after a write access. The specific conditions for idle wait  
insertion in accesses to the same area are shown below.  
(a) Synchronous DRAM set to RAS down mode  
(b) Synchronous DRAM accessed by on-chip DMAC  
Apart from use under above conditions (a) and (b), an idle wait is also inserted between  
an MPX interface write access and a following access to the same area. Even under  
the above conditions, an idle wait may be inserted in a same-area access following an  
interface write access, depending on the synchronous DRAM pipeline access situation.  
An idle wait is not inserted when the WCR1 register setting is 0. The setting for the  
number of idle state cycles inserted after a power-on reset is the default value of 15 (the  
maximum value), so ensure that the optimum value is set.  
Rev. 6.0, 07/02, page 342 of 986  
 复制成功!