欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6417750SBP200 参数 Datasheet PDF下载

HD6417750SBP200图片预览
型号: HD6417750SBP200
PDF下载: 下载PDF文件 查看货源
内容描述: 的SuperH RISC引擎 [SuperH RISC engine]
分类和应用: 外围集成电路时钟
文件页数/大小: 1039 页 / 6201 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号HD6417750SBP200的Datasheet PDF文件第386页浏览型号HD6417750SBP200的Datasheet PDF文件第387页浏览型号HD6417750SBP200的Datasheet PDF文件第388页浏览型号HD6417750SBP200的Datasheet PDF文件第389页浏览型号HD6417750SBP200的Datasheet PDF文件第391页浏览型号HD6417750SBP200的Datasheet PDF文件第392页浏览型号HD6417750SBP200的Datasheet PDF文件第393页浏览型号HD6417750SBP200的Datasheet PDF文件第394页  
Bits 12 to 1—Reserved: These bits are always read as 0, and should only be written with 0.  
Bit 0 Burst Length (SDBL): Sets the burst length when the synchronous DRAM interface is  
used. The burst-length setting is only valid when the bus width is 32 bits.  
Bit 0: SDBL  
Description  
0
1
Burst length is 8  
Burst length is 4  
(Initial value)  
13.2.4 Bus Control Register 4 (BCR4) (SH7750R Only)  
Bus control register 4 (BCR4) is a 32-bit readable/writable register that enables asynchronous  
input to the pin corresponding to each bit.  
BCR4 is initialized to H'00000000 by a power-on reset, but is not initialized by a manual reset or  
in standby mode.  
When asynchronous input is set (ASYNCn = 1), the sampling timing is one cycle earlier than  
when synchronous input is set (ASYNCn = 0)* (see figure 13.4)  
The timings shown in this section and section 22, Electrical Characteristics, are all for the case  
where synchronous input is set (ASYNCn = 0).  
Note: * With the synchronous input setting, ensure that setup and hold times are observed.  
T1  
Tw  
Tw  
Twe  
T2  
CKIO  
(BCR4.ASYNC0 = 0)  
(BCR4.ASYNC0 = 1)  
Figure 13.4 Example of 5'< Sampling Timing at which BCR4 is Set  
(Two Wait Cycles are Inserted by WCR2)  
Rev. 6.0, 07/02, page 338 of 986  
 复制成功!