欢迎访问ic37.com |
会员登录 免费注册
发布采购

HYB18H1G321AF 参数 Datasheet PDF下载

HYB18H1G321AF图片预览
型号: HYB18H1G321AF
PDF下载: 下载PDF文件 查看货源
内容描述: GDDR3图形内存的1Gb GDDR3图形内存 [GDDR3 Graphics RAM 1-Gbit GDDR3 Graphics RAM]
分类和应用: 双倍数据速率
文件页数/大小: 48 页 / 2248 K
品牌: QIMONDA [ QIMONDA AG ]
 浏览型号HYB18H1G321AF的Datasheet PDF文件第34页浏览型号HYB18H1G321AF的Datasheet PDF文件第35页浏览型号HYB18H1G321AF的Datasheet PDF文件第36页浏览型号HYB18H1G321AF的Datasheet PDF文件第37页浏览型号HYB18H1G321AF的Datasheet PDF文件第39页浏览型号HYB18H1G321AF的Datasheet PDF文件第40页浏览型号HYB18H1G321AF的Datasheet PDF文件第41页浏览型号HYB18H1G321AF的Datasheet PDF文件第42页  
Internet Data Sheet  
HYB18H1G321AF–10/11/14  
1-Gbit GDDR3  
Symbol Parameter/Condition  
IDD6 Self Refresh Current  
CKE max(VIL), external clock off, CK and CK LOW; Address and control inputs are STABLE (HIGH); Data Bus  
inputs are STABLE (HIGH).  
IDD7  
Operating Bank Interleave Read Current  
1. 1-CS Mode: All banks interleaving with CL = CL(min); tRCD = tRCDRD(min); tRRD = tRRD(min); Iout=0 mA; Address  
and control inputs are STABLE (HIGH) during DESELECT; Data bus inputs are SWITCHING.  
2: 2-CS: All banks and all ranks interleaving with CL = CL(min); tRCD = tRCDRD(min); tRRD = tRRD(min); tRRD_RR  
RRD_RR(min); Iout=0 mA; Address and control inputs are STABLE (HIGH) during DESELECT; Data bus inputs are  
SWITCHING.  
=
t
Notes  
1. 0 °C Tc 95 °C  
2. Data Bus consists of DQ, DM, WDQS.  
3. Definitions for IDD:  
LOW is defined as VIN = 0.4 × VDDQ; HIGH is defined as VIN = VDDQ  
;
TABLE is defined as inputs are stable at a HIGH level.  
SWITCHING is defined as inputs are changing between HIGH and LOW every clock cycle for address and control signals,  
and inputs changing 50% of each data transfer for DQ signals.  
Rev. 0.92, 2007-10  
38  
06122007-MW7D-3G3M  
 复制成功!