欢迎访问ic37.com |
会员登录 免费注册
发布采购

PM4328-PI 参数 Datasheet PDF下载

PM4328-PI图片预览
型号: PM4328-PI
PDF下载: 下载PDF文件 查看货源
内容描述: 高密度T1 / E1成帧器,集成M13多路复用器 [HIGH DENSITY T1/E1 FRAMER WITH INTEGRATED M13 MULTIPLEXER]
分类和应用: 复用器数字传输控制器电信集成电路电信电路异步传输模式ATM
文件页数/大小: 250 页 / 1399 K
品牌: PMC [ PMC-SIERRA, INC ]
 浏览型号PM4328-PI的Datasheet PDF文件第48页浏览型号PM4328-PI的Datasheet PDF文件第49页浏览型号PM4328-PI的Datasheet PDF文件第50页浏览型号PM4328-PI的Datasheet PDF文件第51页浏览型号PM4328-PI的Datasheet PDF文件第53页浏览型号PM4328-PI的Datasheet PDF文件第54页浏览型号PM4328-PI的Datasheet PDF文件第55页浏览型号PM4328-PI的Datasheet PDF文件第56页  
STANDARD PRODUCT  
PM4328 TECT3  
DATASHEET  
PMC-2011596  
ISSUE 1  
HIGH DENSITY T1/E1 FRAMER  
AND M13 MULTIPLEXER  
Pin Name  
Type Pin Function  
No.  
SYSOPT[2:0] bits in the Global Configuration register.  
The CMVFPB frame pulse occurs every 125us for a  
and is sampled on the falling edge of CMVFPC.  
This signal shares a pin with CEFP. By default this  
input is CEFP.  
MVID[1]  
MVID[2]  
MVID[3]  
MVID[4]  
MVID[5]  
MVID[6]  
MVID[7]  
Output AA5  
H-MVIP Ingress Data (MVID[1:7]). MVID[x] carries the  
recovered T1 or E1 channels which have passed  
through the elastic store. Each MVID[x] signal carries  
the channels of four complete T1s or E1s. MVID[x]  
carries the T1 or E1 data equivalent to ID[(4x-3):(4x)].  
MVID[x] is aligned to the common H-MVIP 16.384Mb/s  
clock, CMV8MCLK, frame pulse clock, CMVFPC, and  
frame pulse, CMVFPB. MVID[x] is updated on every  
second rising or falling edge of the common H-MVIP  
16.384Mb /s clock, CMV8MCLK, as fixed by the  
common H-MVIP frame pulse clock, CMVFPC. The  
updating edge of CMV8MCLK is selected via the  
CMVIDE bit in the Master Common Ingress Serial and  
H-MVIP Interface Configuration register.  
R19  
Y2  
P21  
U2  
M19  
J1  
In E1 mode only MVID[1:6] are used.  
MVID[1:7] shares the same pins as  
ID[1,5,9,13,17,21,25].  
CASID[1]  
CASID[2]  
CASID[3]  
CASID[4]  
CASID[5]  
CASID[6]  
CASID[7]  
Output Y6  
P20  
Channel Associated Signaling Ingress Data  
(CASID[1:7]). CASID[x] carries the channel associated  
signaling stream extracted from all the T1 or E1  
channels. Each CASID[x] signal carries CAS for four  
complete T1s or E1s. CASID[x] carries the  
corresponding CAS values of the channel carried in  
MVID[x].  
W2  
P22  
V4  
L19  
H4  
CASID[x] is aligned to the common H-MVIP  
16.384Mb/s clock, CMV8MCLK, frame pulse clock,  
CMVFPC, and frame pulse, CMVFPB. CASID[x] is  
updated on every second rising or falling edge of  
CMV8MCLK as fixed by the common H-MVIP frame  
pulse clock, CMVFPC. The updating edge of  
CMV8MCLK is selected via the CMVIDE bit in the  
Master Common Ingress Serial and H-MVIP Interface  
PROPRIETARY AND CONFIDENTIAL  
39  
 复制成功!