STANDARD PRODUCT
PM4328 TECT3
DATASHEET
PMC-2011596
ISSUE 1
HIGH DENSITY T1/E1 FRAMER
AND M13 MULTIPLEXER
Pin Name
Type Pin Function
No.
ECLK[1]/EFP[1]/ESIG[1] shares a pin with the
DS3 system interface output signal
TFPO/TMFPO/TGAPCLK.
H-MVIP System Side Interfaces
CMV8MCLK Input N4
Common 8M H-MVIP Clock (CMV8MCLK). The
common 8.192 Mbps H-MVIP data provides the data
clock for receive and transmit links configured for
operation in 8.192 Mbps H-MVIP mode.
CMV8MCLK is used to sample data on MVID[1:7],
MVED[1:7], CASID[1:7], CASED[1:7], CCSID and
CCSED. CMV8MCLK is nominally a 50% duty cycle
clock with a frequency of 16.384MHz.
The H-MVIP interfaces are enabled via the
SYSOPT[2:0] bits in the Global Configuration register.
This signal shares a pin with CECLK. By default this
input is CECLK.
CMVFPC
Input N1
Common H-MVIP Frame Pulse Clock (CMVFPC).
The common 8.192 Mbps H-MVIP frame pulse clock
provides the frame pulse clock for receive and transmit
links configured for operation in 8.192 Mbps H-MVIP
mode.
CMVFPC is used to sample CMVFPB. CMVFPC is
nominally a 50% duty cycle clock with a frequency of
4.096 MHz. The falling edge of CMVFPC must be
aligned with the falling edge of CMV8MCLK with no
more than M10ns skew.
The H-MVIP interfaces are enabled via the
SYSOPT[2:0] bits in the Global Configuration register.
This signal shares a pin with CICLK. By default this
input is CICLK.
CMVFPB
Input M2
Common H-MVIP Frame Pulse (CMVFPB). The
active low common frame pulse for 8.192 Mbps H-
MVIP signals references the beginning of each frame
for links operating in 8.192Mbps H-MVIP mode.
The H-MVIP interfaces are enabled via the
PROPRIETARY AND CONFIDENTIAL
38