64Mb: x32
SDRAM
1
SINGLE READ
T0
T1
T2
T3
T4
T5
t
t
CL
CK
CLK
t
CH
t
t
t
CKS
CKH
CKE
t
CMS
CMH
COMMAND
ACTIVE
NOP
READ
PRECHARGE
NOP
ACTIVE
t
t
CMS
CMH
DQM /
DQML, DQMH
t
t
AS
AH
2
A0-A9
ROW
ROW
COLUMN
m
t
t
AS
AH
ALL BANKS
SINGLE BANK
BANK
ROW
ROW
A10
DISABLE AUTO PRECHARGE
BANK
t
t
AH
AS
BA0, BA1
BANK
BANK
t
t
OH
AC
D
OUTm
DQ
t
LZ
t
HZ
t
RCD
CAS Latency
t
t
RP
RAS
t
RC
DON’T CARE
TIMING PARAMETERS
-5
-6
-7
-5
-6
-7
SYMBOL* MIN
MAX
MIN
MAX
5.5
MIN
MAX UNITS
SYMBOL* MIN
MAX
MIN
MAX
MIN
MAX UNITS
t
t
AC (3)
4.5
5.5
8
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
CMH
CMS
1
1
1
2
ns
ns
t
t
t
t
t
t
AC (2)
-
-
7.5
1.5
1.5
t
AC (1)
17
17
HZ (3)
HZ (2)
HZ (1)
4.5
5.5
7.5
17
5.5
8
ns
ns
ns
ns
ns
ns
ns
ns
ns
t
AH
AS
1
1.5
2
1
1.5
2.5
2.5
6
1
2
-
-
t
t
t
17
CH
2.75
2.75
7
LZ
1
1
1
t
CL
2
OH
1.5
2
2.5
42
70
20
20
t
t
CK (3)
CK (2)
CK (1)
5
RAS
RC
38.7 120,000
42
60
18
18
120,000
120,000
t
t
t
t
t
t
-
10
20
1
10
20
1
55
15
15
-
RCD
CKH
1
RP
t
CKS
1.5
1.5
2
*CAS latency indicated in parentheses.
NOTE: 1. For this example, the burst length = 1, the CAS latency = 2, and the READ burst is followed by a “manual” PRECHARGE.
2. A8, A9 = “Don’t Care.”
64Mb: x32 SDRAM
64MSDRAMx32_5.p65 – Rev. B; Pub. 6/02
MicronTechnology,Inc.,reservestherighttochangeproductsorspecificationswithoutnotice.
©2002,MicronTechnology,Inc.
41