欢迎访问ic37.com |
会员登录 免费注册
发布采购

MX25L12835F-M2I-10G 参数 Datasheet PDF下载

MX25L12835F-M2I-10G图片预览
型号: MX25L12835F-M2I-10G
PDF下载: 下载PDF文件 查看货源
内容描述: [16M闪存FLASH]
分类和应用: 闪存
文件页数/大小: 102 页 / 3804 K
品牌: Macronix [ MACRONIX INTERNATIONAL ]
 浏览型号MX25L12835F-M2I-10G的Datasheet PDF文件第49页浏览型号MX25L12835F-M2I-10G的Datasheet PDF文件第50页浏览型号MX25L12835F-M2I-10G的Datasheet PDF文件第51页浏览型号MX25L12835F-M2I-10G的Datasheet PDF文件第52页浏览型号MX25L12835F-M2I-10G的Datasheet PDF文件第54页浏览型号MX25L12835F-M2I-10G的Datasheet PDF文件第55页浏览型号MX25L12835F-M2I-10G的Datasheet PDF文件第56页浏览型号MX25L12835F-M2I-10G的Datasheet PDF文件第57页  
MX25L12835F  
9-20. Sector Erase (SE)  
The Sector Erase (SE) instruction is for erasing the data of the chosen sector to be "1". The instruction is used for  
any 4K-byte sector. A Write Enable (WREN) instruction must execute to set the Write Enable Latch (WEL) bit before  
sending the Sector Erase (SE). Any address of the sector (see "Table 4. Memory Organization") is a valid address  
for Sector Erase (SE) instruction. The CS# must go high exactly at the byte boundary (the least significant bit of the  
address byte been latched-in); otherwise, the instruction will be rejected and not executed.  
Address bits [Am-A12] (Am is the most significant address) select the sector address.  
The sequence of issuing SE instruction is: CS# goes low→ sending SE instruction code→ 3-byte address on SI→  
CS# goes high.  
Both SPI (8 clocks) and QPI (2 clocks) command cycle can accept by this instruction. The SIO[3:1] are don't care  
when during SPI mode.  
The self-timed Sector Erase Cycle time (tSE) is initiated as soon as Chip Select (CS#) goes high. The Write in  
Progress (WIP) bit still can be checked while the Sector Erase cycle is in progress. The WIP sets 1 during the tSE  
timing, and clears when Sector Erase Cycle is completed, and the Write Enable Latch (WEL) bit is cleared. If the  
Block is protected by BP bits (WPSEL=0; Block Protect Mode) or SPB/DPB (WPSEL=1; Advanced Sector Protect  
Mode), the Sector Erase (SE) instruction will not be executed on the block.  
Figure 44. Sector Erase (SE) Sequence (SPI Mode)  
CS#  
Mode 3  
Mode 0  
0
1
2
3
4
5
6
7
8
9
29 30 31  
SCLK  
24-Bit Address  
Command  
20h  
SI  
A23 A22  
A2 A1 A0  
MSB  
Figure 45. Sector Erase (SE) Sequence (QPI Mode)  
CS#  
Mode 3  
0
1
2
3
4
5
6
7
SCLK  
Mode 0  
24-Bit Address  
Command  
SIO[3:0]  
20h A5 A4 A3 A2 A1 A0  
MSB  
P/N: PM1795  
REV. 1.0, OCT. 23, 2012  
53  
 复制成功!