欢迎访问ic37.com |
会员登录 免费注册
发布采购

BBT3821 参数 Datasheet PDF下载

BBT3821图片预览
型号: BBT3821
PDF下载: 下载PDF文件 查看货源
内容描述: 八通道2.488Gbps速率为3.187Gbps /重定时器里 [Octal 2.488Gbps to 3.187Gbps/ Lane Retimer]
分类和应用:
文件页数/大小: 75 页 / 1107 K
品牌: INTERSIL [ Intersil ]
 浏览型号BBT3821的Datasheet PDF文件第25页浏览型号BBT3821的Datasheet PDF文件第26页浏览型号BBT3821的Datasheet PDF文件第27页浏览型号BBT3821的Datasheet PDF文件第28页浏览型号BBT3821的Datasheet PDF文件第30页浏览型号BBT3821的Datasheet PDF文件第31页浏览型号BBT3821的Datasheet PDF文件第32页浏览型号BBT3821的Datasheet PDF文件第33页  
BBT3821  
Table 29. XENPAK LASI STATUS REGISTER  
MDIO REGISTER, ADDRESS = 1.36869 (1.9005’h)  
BIT  
1.36869.15:4  
1.36869.3  
NAME  
Reserved  
SETTING  
DEFAULT  
000’h  
R/W  
DESCRIPTION  
GPIO Alarm  
1 = Alarm Condition is  
Detected  
0’b  
RO  
Logic OR of signals in register  
1.49169.[15:8] (1.C011h), which come  
from GPIO pins.  
0 = No Alarm Condition is  
Detected  
1.36869.2  
1.36869.1  
1.36869.0  
RX_ALARM  
TX_ALARM  
LS_ALARM  
0’b  
0’b  
0’b  
RO  
RO  
RO  
Logic OR of signals in register  
1.36867 RX_ALARM Status register  
Logic OR of signals in register  
1.36868 TX_ALARM Status register  
Link Status Logic change in AND of “PMD Signal  
OK” (1.10.0), “PCS Lane  
Alignment” (3.24.12), and “PHY XS  
Lane Alignment” (4.24.12)  
(1)  
LH  
Note (1): This bit is latched high on any change in the condition detected. It is reset low (cleared) on being read.  
Table 30. XENPAK DOM TX_FLAG CONTROL REGISTER  
MDIO REGISTER, ADDRESS = 1.36870 (1.9006’h)  
(1)  
(2)  
BIT  
NAME  
Reserved  
TTmp_Hi  
TTmp_Lo  
Reserved  
LBC_Hi  
SETTING  
DEFAULT  
000’h  
0’b  
R/W  
DESCRIPTION  
1.36870.15:8  
1.36870.7  
1.36870.6  
1.36870.5:4  
1.36870.3  
1.36870.2  
1.36870.1  
1.36870.0  
1 = Enable Alarm  
0 = Disable Alarm  
R/W  
Transceiver Temp High Alarm Enable  
Transceiver Temp Low Alarm Enable  
0’b  
R/W  
R/W  
R/W  
R/W  
R/W  
R/W  
0’h  
1 = Enable Alarm  
0 = Disable Alarm  
0’b  
Laser Bias Current High AlarmEnable  
Laser Bias Current Low Alarm Enable  
Laser Output Power High Alarm Enable  
Laser Output Power Low Alarm Enable  
LBC_Lo  
0’b  
LOP_Hi  
0’b  
LOP_Lo  
0’b  
Note (1): These bits control (select) alarm signals (bits) in register 1.41072 (1.A070’h) to generate the TX_Flag bit of register 1.36868 (1.9004’h) to trigger TX_ALARM  
and hence LASI.  
Note (2): The default values may be overwritten by the Auto-Configure operation (See “Auto-Configuring Control Registers” on page 16 and Table 92 for details).  
Table 31. XENPAK DOM RX_FLAG CONTROL REGISTER  
MDIO REGISTER, ADDRESS = 1.36871 (1.9007’h)  
(1)  
(2)  
BIT  
NAME  
Reserved  
ROP_Hi  
SETTING  
DEFAULT  
000’h  
R/W  
DESCRIPTION  
1.36871.15:8  
1.36871.7  
1 = Enable Alarm  
0 = Disable Alarm  
0’b  
R/W  
R/W  
Receive Optical Power High Alarm  
Enable  
1.36871.6  
ROP_Lo  
0’b  
Receive Optical Power Low Alarm  
Enable  
1.36871.5:0  
Reserved  
00’h  
Note (1): These bits control (select) alarm signals (bits) in register 1.41073 (1.A071’h) to generate the RX_Flag bit of register 1.36867 (1.9003’h) to trigger RX_ALARM  
and hence LASI.  
Note (2): The default value may be overwritten by the Auto-Configure operation (See “Auto-Configuring Control Registers” on page 16 and Table 92 for details).  
29  
 复制成功!