欢迎访问ic37.com |
会员登录 免费注册
发布采购

EP4CE22E22I7N 参数 Datasheet PDF下载

EP4CE22E22I7N图片预览
型号: EP4CE22E22I7N
PDF下载: 下载PDF文件 查看货源
内容描述: [Field Programmable Gate Array, 1395 CLBs, 472.5MHz, 22320-Cell, PQFP144, 22 X 22 MM, 0.50 MM PITCH, LEAD FREE, EQFP-144]
分类和应用: 时钟LTEPC可编程逻辑
文件页数/大小: 44 页 / 663 K
品牌: INTEL [ INTEL ]
 浏览型号EP4CE22E22I7N的Datasheet PDF文件第16页浏览型号EP4CE22E22I7N的Datasheet PDF文件第17页浏览型号EP4CE22E22I7N的Datasheet PDF文件第18页浏览型号EP4CE22E22I7N的Datasheet PDF文件第19页浏览型号EP4CE22E22I7N的Datasheet PDF文件第21页浏览型号EP4CE22E22I7N的Datasheet PDF文件第22页浏览型号EP4CE22E22I7N的Datasheet PDF文件第23页浏览型号EP4CE22E22I7N的Datasheet PDF文件第24页  
1–20  
Chapter 1: Cyclone IV Device Datasheet  
Switching Characteristics  
Table 1–21. Transceiver Specification for Cyclone IV GX Devices (Part 4 of 4)  
C6  
C7, I7  
Typ  
C8  
Symbol/  
Conditions  
Description  
Unit  
Min  
Typ  
Max  
Min  
Max  
Min  
Typ  
Max  
PLD-Transceiver Interface  
Interface speed  
(F324 and smaller  
package)  
25  
25  
125  
25  
25  
125  
25  
25  
125  
MHz  
MHz  
Interface speed  
(F484 and larger  
package)  
156.25  
156.25  
156.25  
Digital reset pulse  
width  
Minimum is 2 parallel clock cycles  
Notes to Table 1–21:  
(1) This specification is valid for transmitter output jitter specification with a maximum total jitter value of 112 ps, typically for 3.125 Gbps SRIO and XAUI  
protocols.  
(2) The minimum reconfig_clk frequency is 2.5 MHz if the transceiver channel is configured in Transmitter Only mode. The minimum reconfig_clk frequency  
is 37.5 MHz if the transceiver channel is configured in Receiver Only or Receiver and Transmitter mode.  
(3) The device cannot tolerate prolonged operation at this absolute maximum.  
(4) The rate matcher supports only up to 300 parts per million (ppm).  
(5) Supported for the F169 and F324 device packages only.  
(6) Supported for the F484, F672, and F896 device packages only. Pending device characterization.  
(7) To support CDR ppm tolerance greater than 300 ppm, implement ppm detector in user logic and configure CDR to Manual Lock Mode.  
(8) Asynchronous spread-spectrum clocking is not supported.  
(9) For the EP4CGX30 (F484 package only), EP4CGX50, and EP4CGX75 devices, the CDR ppl tolerance is 200 ppm.  
(10) Time taken until pll_locked goes high after pll_powerdown deasserts.  
(11) Time that the CDR must be kept in lock-to-reference mode after rx_analogreset deasserts and before rx_locktodata is asserted in manual mode.  
(12) Time taken to recover valid data after the rx_locktodata signal is asserted in manual mode (Figure 1–2), or after rx_freqlocked signal goes high in  
automatic mode (Figure 1–3).  
(13) Time taken to recover valid data after the rx_locktodata signal is asserted in manual mode.  
(14) Time taken to recover valid data after the rx_freqlocked signal goes high in automatic mode.  
(15) To support data rates lower than the minimum specification through oversampling, use the CDR in LTR mode only.  
Cyclone IV Device Handbook,  
Volume 3  
March 2016 Altera Corporation  
 复制成功!