欢迎访问ic37.com |
会员登录 免费注册
发布采购

319973-003 参数 Datasheet PDF下载

319973-003图片预览
型号: 319973-003
PDF下载: 下载PDF文件 查看货源
内容描述: 英特尔I / O控制器中枢10 [Intel I/O Controller Hub 10]
分类和应用: 控制器
文件页数/大小: 840 页 / 5889 K
品牌: INTEL [ INTEL ]
 浏览型号319973-003的Datasheet PDF文件第408页浏览型号319973-003的Datasheet PDF文件第409页浏览型号319973-003的Datasheet PDF文件第410页浏览型号319973-003的Datasheet PDF文件第411页浏览型号319973-003的Datasheet PDF文件第413页浏览型号319973-003的Datasheet PDF文件第414页浏览型号319973-003的Datasheet PDF文件第415页浏览型号319973-003的Datasheet PDF文件第416页  
LPC Interface Bridge Registers (D31:F0)  
Table 13-2. DMA Registers (Sheet 2 of 2)  
Port  
Alias  
Register Name  
Default  
Type  
Channel 7 DMA Base & Current Count  
Channel 4–7 DMA Command  
CEh  
CFh  
Undefined  
Undefined  
Undefined  
000001XXb  
000000XXb  
Undefined  
Undefined  
Undefined  
0Fh  
R/W  
WO  
RO  
D0h  
D1h  
Channel 4–7 DMA Status  
Channel 4–7 DMA Write Single Mask  
Channel 4–7 DMA Channel Mode  
Channel 4–7 DMA Clear Byte Pointer  
Channel 4–7 DMA Master Clear  
Channel 4–7 DMA Clear Mask  
Channel 4–7 DMA Write All Mask  
D4h  
D6h  
D8h  
DAh  
DCh  
DEh  
D5h  
D7h  
D9h  
DBh  
DDh  
DFh  
WO  
WO  
WO  
WO  
WO  
R/W  
13.2.1  
DMABASE_CA—DMA Base and Current Address  
Registers (LPC I/F—D31:F0)  
I/O Address:  
Ch. #0 = 00h; Ch. #1 = 02hAttribute:R/W  
Ch. #2 = 04h; Ch. #3 = 06hSize:16 bit (per channel),  
Ch. #5 = C4h Ch. #6 = C8h  
but accessed in two 8-bit  
quantities  
Ch. #7 = CCh;  
Undefined  
No  
Default Value:  
Lockable:  
Power Well:Core  
Bit  
Description  
Base and Current Address — R/W. This register determines the address for the  
transfers to be performed. The address specified points to two separate registers. On  
writes, the value is stored in the Base Address register and copied to the Current  
Address register. On reads, the value is returned from the Current Address register.  
The address increments/decrements in the Current Address register after each transfer,  
depending on the mode of the transfer. If the channel is in auto-initialize mode, the  
Current Address register will be reloaded from the Base Address register after a  
terminal count is generated.  
15:0  
For transfers to/from a 16-bit slave (channels 5–7), the address is shifted left one bit  
location. Bit 15 will be shifted into Bit 16.  
The register is accessed in 8 bit quantities. The byte is pointed to by the current byte  
pointer flip/flop. Before accessing an address register, the byte pointer flip/flop should  
be cleared to ensure that the low byte is accessed first.  
412  
Datasheet  
 复制成功!