欢迎访问ic37.com |
会员登录 免费注册
发布采购

317607-001 参数 Datasheet PDF下载

317607-001图片预览
型号: 317607-001
PDF下载: 下载PDF文件 查看货源
内容描述: Express芯片组 [Express Chipset]
分类和应用:
文件页数/大小: 351 页 / 2481 K
品牌: INTEL [ INTEL ]
 浏览型号317607-001的Datasheet PDF文件第130页浏览型号317607-001的Datasheet PDF文件第131页浏览型号317607-001的Datasheet PDF文件第132页浏览型号317607-001的Datasheet PDF文件第133页浏览型号317607-001的Datasheet PDF文件第135页浏览型号317607-001的Datasheet PDF文件第136页浏览型号317607-001的Datasheet PDF文件第137页浏览型号317607-001的Datasheet PDF文件第138页  
DRAM Controller Registers (D0:F0)  
5.2.24  
C1CYCTRKWR—Channel 1 CYCTRK WR  
B/D/F/Type:  
Address Offset:  
Default Value:  
Access:  
0/0/0/MCHBAR  
656–657h  
0000h  
RW  
16 bits  
Size:  
This register provides Channel 1 CYCTRK WR.  
Bit  
Access &  
Default  
Description  
15:12  
ACT To Write Delay (C1sd_cr_act_wr): This field indicates the  
minimum allowed spacing (in DRAM clocks) between the ACT and  
WRITE commands to the same rank-bank. This field corresponds to  
tRCD_wr in the DDR Specification.  
RW  
0h  
11:8  
7:4  
Same Rank Write To Write Delayed (C1sd_cr_wrsr_wr): This  
field indicates the minimum allowed spacing (in DRAM clocks)  
between two WRITE commands to the same rank.  
RW  
0h  
Different Rank Write to Write Delay (C1sd_cr_wrdr_wr): This  
field indicates the minimum allowed spacing (in DRAM clocks)  
between two WRITE commands to different ranks. This field  
corresponds to tWR_WR in the DDR Specification.  
RW  
0h  
3:0  
READ To WRTE Delay (C1sd_cr_rd_wr): This field indicates the  
minimum allowed spacing (in DRAM clocks) between the READ and  
RW  
0h  
WRITE commands. This field corresponds to tRD_WR  
.
134  
Datasheet