DRAM Controller Registers (D0:F0)
5.2.24
C1CYCTRKWR—Channel 1 CYCTRK WR
B/D/F/Type:
Address Offset:
Default Value:
Access:
0/0/0/MCHBAR
656–657h
0000h
RW
16 bits
Size:
This register provides Channel 1 CYCTRK WR.
Bit
Access &
Default
Description
15:12
ACT To Write Delay (C1sd_cr_act_wr): This field indicates the
minimum allowed spacing (in DRAM clocks) between the ACT and
WRITE commands to the same rank-bank. This field corresponds to
tRCD_wr in the DDR Specification.
RW
0h
11:8
7:4
Same Rank Write To Write Delayed (C1sd_cr_wrsr_wr): This
field indicates the minimum allowed spacing (in DRAM clocks)
between two WRITE commands to the same rank.
RW
0h
Different Rank Write to Write Delay (C1sd_cr_wrdr_wr): This
field indicates the minimum allowed spacing (in DRAM clocks)
between two WRITE commands to different ranks. This field
corresponds to tWR_WR in the DDR Specification.
RW
0h
3:0
READ To WRTE Delay (C1sd_cr_rd_wr): This field indicates the
minimum allowed spacing (in DRAM clocks) between the READ and
RW
0h
WRITE commands. This field corresponds to tRD_WR
.
134
Datasheet