欢迎访问ic37.com |
会员登录 免费注册
发布采购

IC42S16100-6TI 参数 Datasheet PDF下载

IC42S16100-6TI图片预览
型号: IC42S16100-6TI
PDF下载: 下载PDF文件 查看货源
内容描述: 512K ×16位×2组( 16兆位)同步动态RAM [512K x 16 Bits x 2 Banks (16-MBIT) SYNCHRONOUS DYNAMIC RAM]
分类和应用:
文件页数/大小: 78 页 / 802 K
品牌: ICSI [ INTEGRATED CIRCUIT SOLUTION INC ]
 浏览型号IC42S16100-6TI的Datasheet PDF文件第29页浏览型号IC42S16100-6TI的Datasheet PDF文件第30页浏览型号IC42S16100-6TI的Datasheet PDF文件第31页浏览型号IC42S16100-6TI的Datasheet PDF文件第32页浏览型号IC42S16100-6TI的Datasheet PDF文件第34页浏览型号IC42S16100-6TI的Datasheet PDF文件第35页浏览型号IC42S16100-6TI的Datasheet PDF文件第36页浏览型号IC42S16100-6TI的Datasheet PDF文件第37页  
IC42S16100  
Write Cycle (Full Page) Interruption Using  
the Burst Stop Command  
The IC42S16100 can input data continuously from the  
burst start address (a) to location a+255 during a write  
cycle in which the burst length is set to full page. The  
IC42S16100 repeats the operation starting at the 256th  
cycle with data input returning to location (a) and continuing  
with a+1, a+2, a+3, etc. A burst stop command must be  
executed to terminate this cycle. A precharge command  
must be executed within the ACT to PRE command period  
(tRAS max.) following the burst stop command. After the  
period (tWBD) required for burst data input to stop following  
the execution of the burst stop command has elapsed, the  
write cycle terminates. This period (tWBD) is zero clock  
cycles, regardless of the CAS latency.  
CLK  
t
WBD=0  
BST  
INVALID DATA  
t
RP  
PRE 0  
COMMAND  
I/O  
WRITE A0  
DIN A0  
D
IN A1  
D
IN  
A
DIN A1  
DIN A2  
BURST STOP PRECHARGE (BANK 0)  
CAS latency = 2, 3, burstRlEeAnDg(tChA==Af,uBllApNKag0)e  
Don’t Care  
Burst Data Interruption Using the  
U/LDQM Pins (Read Cycle)  
Burst data output can be temporarily interrupted (masked)  
during a read cycle using the U/LDQM pins. Regardless of  
the CAS latency, two clock cycles (tQMD) after one of the U/  
LDQM pins goes HIGH, the corresponding outputs go to  
the HIGH impedance state. Subsequently, the outputs are  
maintained in the high impedance state as long as that U/  
LDQM pin remains HIGH. When the U/LDQM pin goes  
LOW, output is resumed at a time tQMD later. This output  
control operates independently on a byte basis with the  
UDQM pin controlling upper byte output (pins  
I/O8-I/O15) and the LDQM pin controlling lower byte  
output (pins I/O0 to I/O7).  
Since the U/LDQM pins control the device output buffers  
only, the read cycle continues internally and, in particular,  
incrementing of the internal burst counter continues.  
CLK  
COMMAND  
UDQM  
READ A0  
t
QMD=2  
LDQM  
I/O8-I/O15  
I/O0-I/O 7  
D
OUT A0  
D
OUT A2  
DOUT A3  
HI-Z  
HI-Z  
DOUT A0  
D
OUT A1  
HI-Z  
READ (CA=A, BANK 0)  
DATA MASK (LOWER BYTE)  
DATA MASK (UPPER BYTE)  
CAS latency = 2, burst length = 4  
Integrated Circuit Solution Inc.  
33  
DR024-0D 06/25/2004  
 复制成功!