欢迎访问ic37.com |
会员登录 免费注册
发布采购

VDIP1_10 参数 Datasheet PDF下载

VDIP1_10图片预览
型号: VDIP1_10
PDF下载: 下载PDF文件 查看货源
内容描述: 的Vinculum VNC1L模块 [Vinculum VNC1L Module]
分类和应用:
文件页数/大小: 23 页 / 805 K
品牌: FTDI [ FUTURE TECHNOLOGY DEVICES INTERNATIONAL LTD. ]
 浏览型号VDIP1_10的Datasheet PDF文件第6页浏览型号VDIP1_10的Datasheet PDF文件第7页浏览型号VDIP1_10的Datasheet PDF文件第8页浏览型号VDIP1_10的Datasheet PDF文件第9页浏览型号VDIP1_10的Datasheet PDF文件第11页浏览型号VDIP1_10的Datasheet PDF文件第12页浏览型号VDIP1_10的Datasheet PDF文件第13页浏览型号VDIP1_10的Datasheet PDF文件第14页  
Document Reference No.: FT_000016
VDIP1 Vinculum VNC1L Module Datasheet Version 1.01
Clearance No.: FTDI# 131
`
3.6 Signal Descriptions – Serial Peripheral Interface (SPI)
The SPI I/O pin description of the VNC1L device are shown in
Pins No
Name
Type
Description
6
8
9
SCLK
SDI
SDO
Input
Input
Output
SPI Clock input, 12MHz maximum.
SPI Serial Data Input
SPI Serial Data Output
10
CS
Input
SPI Chip Select Input
Table 3.5 - Data and Control Bus Signal Mode Options – SPI Slave Interface
3.6.1 SPI Slave Data Read Cycle
When in SPI mode, the timing of a read operation is shown in Figure 3.3
Figure 3.3 – SPI Slave Data Read Cycle.
From Start - SPI CS must be held high for the entire read cycle, and must be taken low for at least one
clock period after t he read is co mpleted. The first bit on SPI Data In is the R/W bit - inputting a ‘1’ here
a llows data to be read fro m the chip. The next bit is the address bit, ADD, which is used to indicate
whether the data register (‘0’) or the status register (‘1’) is read from. During the SPI read cycle a byte of
data will start being output on SPI Data Out on the next clock cycle after t he address bit, MSBAfterfirst.t
he data has been clocked out of the chip, t he status of SPI Data. Out should be checked to see if the
data read is new data. A ‘0’ level here on SPI Data Out means that the data read is new data. A ‘1’
indicates that the data read is old data, and the read cycle should be repeated to get new data.
Remember that CS must be held low for at least one clock period before being taken high again to
continue with the next read or write cycle.
Copyright © 2010 Future Technology Devices International Limited
9