欢迎访问ic37.com |
会员登录 免费注册
发布采购

MCHC11F1CFNE2 参数 Datasheet PDF下载

MCHC11F1CFNE2图片预览
型号: MCHC11F1CFNE2
PDF下载: 下载PDF文件 查看货源
内容描述: 技术参数 [Technical Data]
分类和应用: 外围集成电路可编程只读存储器电动程控只读存储器电可擦编程只读存储器
文件页数/大小: 158 页 / 993 K
品牌: FREESCALE [ Freescale ]
 浏览型号MCHC11F1CFNE2的Datasheet PDF文件第64页浏览型号MCHC11F1CFNE2的Datasheet PDF文件第65页浏览型号MCHC11F1CFNE2的Datasheet PDF文件第66页浏览型号MCHC11F1CFNE2的Datasheet PDF文件第67页浏览型号MCHC11F1CFNE2的Datasheet PDF文件第69页浏览型号MCHC11F1CFNE2的Datasheet PDF文件第70页浏览型号MCHC11F1CFNE2的Datasheet PDF文件第71页浏览型号MCHC11F1CFNE2的Datasheet PDF文件第72页  
Freescale Semiconductor, Inc.  
5.2.6 Pulse Accumulator  
The pulse accumulator system is disabled at reset so that the pulse accumulator input  
(PAI) pin defaults to being a general-purpose input pin.  
5.2.7 Computer Operating Properly (COP)  
The COP watchdog system is enabled if the NOCOP control bit in the CONFIG regis-  
ter is cleared, and disabled if NOCOP is set. The COP rate is set for the shortest du-  
ration time-out.  
5.2.8 Serial Communications Interface (SCI)  
The reset condition of the SCI system is independent of the operating mode. All trans-  
mit and receive interrupts are masked and both the transmitter and receiver are dis-  
abled so the port pins default to being general-purpose I/O lines. The SCI frame format  
is initialized to an 8-bit character size. The send break and receiver wakeup functions  
are disabled. The TDRE and TC status bits in the SCI status register are both set, in-  
dicating that there is no transmit data in either the transmit data register or the transmit  
serial shift register. The RDRF, IDLE, OR, NF, FE, PF, and RAF receive-related status  
bits are cleared.  
5.2.9 Serial Peripheral Interface (SPI)  
The SPI system is disabled by reset. The port pins associated with this function default  
to being general-purpose I/O lines.  
5.2.10 Analog-to-Digital Converter  
The A/D converter configuration is indeterminate after reset. The ADPU bit is cleared  
by reset, which disables the A/D system. The conversion complete flag is cleared by  
reset.  
5.2.11 System  
The EEPROM programming controls are disabled, so the memory system is config-  
ured for normal read operation. PSEL[3:0] are initialized with the binary value %0101,  
causing the external IRQ pin to have the highest I-bit interrupt priority. The IRQ pin is  
configured for level-sensitive operation (for wired-OR systems). The RBOOT, SMOD,  
and MDA bits in the HPRIO register reflect the status of the MODB and MODA inputs  
at the rising edge of reset. The DLY control bit is set to specify that an oscillator start-  
up delay is imposed upon recovery from STOP mode. The clock monitor system is dis-  
abled because CME and FCME are cleared.  
5.3 Reset and Interrupt Priority  
Resets and interrupts have a hardware priority that determines which reset or interrupt  
is serviced first when simultaneous requests occur. Any maskable interrupt can be giv-  
en priority over other maskable interrupts.  
The first six interrupt sources are not maskable. The priority arrangement for these  
sources is as follows:  
RESETS AND INTERRUPTS  
MC68HC11F1  
5-6  
TECHNICAL DATA  
For More Information On This Product,  
Go to: www.freescale.com  
 复制成功!