欢迎访问ic37.com |
会员登录 免费注册
发布采购

MC9S12P64CFT 参数 Datasheet PDF下载

MC9S12P64CFT图片预览
型号: MC9S12P64CFT
PDF下载: 下载PDF文件 查看货源
内容描述: 微控制器 [Microcontrollers]
分类和应用: 微控制器外围集成电路时钟
文件页数/大小: 566 页 / 7414 K
品牌: FREESCALE [ Freescale ]
 浏览型号MC9S12P64CFT的Datasheet PDF文件第102页浏览型号MC9S12P64CFT的Datasheet PDF文件第103页浏览型号MC9S12P64CFT的Datasheet PDF文件第104页浏览型号MC9S12P64CFT的Datasheet PDF文件第105页浏览型号MC9S12P64CFT的Datasheet PDF文件第107页浏览型号MC9S12P64CFT的Datasheet PDF文件第108页浏览型号MC9S12P64CFT的Datasheet PDF文件第109页浏览型号MC9S12P64CFT的Datasheet PDF文件第110页  
Port Integration Module (S12PPIMV1)  
t
pulse  
Figure 2-66. Pulse Illustration  
A valid edge on an input is detected if 4 consecutive samples of a passive level are followed by 4  
consecutive samples of an active level directly or indirectly.  
The filters are continuously clocked by the bus clock in RUN and WAIT mode. In STOP mode the clock  
is generated by an RC-oscillator in the Port Integration Module. To maximize current saving the RC  
oscillator runs only if the following condition is true on any pin individually:  
Sample count <= 4 and interrupt enabled (PIE=1) and interrupt flag not set (PIF=0).  
2.5  
Initialization Information  
2.5.1  
Port Data and Data Direction Register writes  
It is not recommended to write PORTx/PTx and DDRx in a word access. When changing the register pins  
from inputs to outputs, the data may have extra transitions during the write access. Initialize the port data  
register before enabling the outputs.  
S12P-Family Reference Manual, Rev. 1.13  
106  
Freescale Semiconductor  
 复制成功!