欢迎访问ic37.com |
会员登录 免费注册
发布采购

DSP56301VF100 参数 Datasheet PDF下载

DSP56301VF100图片预览
型号: DSP56301VF100
PDF下载: 下载PDF文件 查看货源
内容描述: 24位数字信号处理器 [24-Bit Digital Signal Processor]
分类和应用: 外围集成电路数字信号处理器时钟
文件页数/大小: 124 页 / 2296 K
品牌: FREESCALE [ Freescale ]
 浏览型号DSP56301VF100的Datasheet PDF文件第44页浏览型号DSP56301VF100的Datasheet PDF文件第45页浏览型号DSP56301VF100的Datasheet PDF文件第46页浏览型号DSP56301VF100的Datasheet PDF文件第47页浏览型号DSP56301VF100的Datasheet PDF文件第49页浏览型号DSP56301VF100的Datasheet PDF文件第50页浏览型号DSP56301VF100的Datasheet PDF文件第51页浏览型号DSP56301VF100的Datasheet PDF文件第52页  
Specifications  
Table 2-12. DRAM Out-of-Page and Refresh Timings, Eight Wait States1, 2 (Continued)  
80 MHz  
Characteristics3  
No.  
Symbol  
Expression  
Unit  
Min  
Max  
172 RAS assertion to row address not valid  
173 Column address valid to CAS assertion  
174 CAS assertion to column address not valid  
175 RAS assertion to column address not valid  
176 Column address valid to RAS deassertion  
177 WR deassertion to CAS assertion  
t
1.75 × T 4.0  
17.9  
5.4  
87.3  
3.1  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
RAH  
C
t
0.75 × T 4.0  
ASC  
C
t
3.25 × T 4.0  
36.6  
67.9  
46.0  
21.2  
11.9  
0.5  
CAH  
C
t
5.75 × T 4.0  
AR  
C
t
4 × T 4.0  
RAL  
C
t
2 × T 3.8  
RCS  
C
4
178 CAS deassertion to WR assertion  
t
1.25 × T 3.7  
RCH  
C
4
179 RAS deassertion to WR assertion  
t
0.25 × T 2.6  
RRH  
C
180 CAS assertion to WR deassertion  
181 RAS assertion to WR deassertion  
182 WR assertion pulse width  
t
3 × T 4.2  
33.3  
64.6  
101.8  
105.1  
92.6  
55.4  
36.6  
67.9  
64.5  
14.8  
17.9  
102.3  
WCH  
C
t
5.5 × T 4.2  
WCR  
C
t
8.5 × T 4.5  
WP  
C
183 WR assertion to RAS deassertion  
184 WR assertion to CAS deassertion  
185 Data valid to CAS assertion (write)  
186 CAS assertion to data not valid (write)  
187 RAS assertion to data not valid (write)  
188 WR assertion to CAS assertion  
189 CAS assertion to RAS assertion (refresh)  
190 RAS deassertion to CAS assertion (refresh)  
191 RD assertion to RAS deassertion  
192 RD assertion to data valid  
t
8.75 × T 4.3  
RWL  
C
t
7.75 × T 4.3  
CWL  
C
t
4.75 × T 4.0  
DS  
C
t
3.25 × T 4.0  
DH  
C
t
5.75 × T 4.0  
DHR  
C
t
5.5 × T 4.3  
WCS  
C
t
1.5 × T 4.0  
CSR  
C
t
1.75 × T 4.0  
RPC  
C
t
8.5 × T 4.0  
ROH  
C
t
7.5 × T 6.5  
GA  
C
3
193 RD deassertion to data not valid  
t
0.0  
GZ  
194 WR assertion to data active  
0.75 × T 1.5  
7.9  
C
195 WR deassertion to data high impedance  
0.25 × T  
C
Notes: 1. The number of wait states for an out-of-page access is specified in the DCR.  
2. The refresh period is specified in the DCR.  
3. RD deassertion always occurs after CAS deassertion; therefore, the restricted timing is t  
and not t  
.
GZ  
OFF  
4. Either t  
or t  
must be satisfied for read cycles.  
RCH  
RRH  
DSP56301 Technical Data, Rev. 10  
2-22  
Freescale Semiconductor  
 复制成功!