欢迎访问ic37.com |
会员登录 免费注册
发布采购

DSP56301VF100 参数 Datasheet PDF下载

DSP56301VF100图片预览
型号: DSP56301VF100
PDF下载: 下载PDF文件 查看货源
内容描述: 24位数字信号处理器 [24-Bit Digital Signal Processor]
分类和应用: 外围集成电路数字信号处理器时钟
文件页数/大小: 124 页 / 2296 K
品牌: FREESCALE [ Freescale ]
 浏览型号DSP56301VF100的Datasheet PDF文件第41页浏览型号DSP56301VF100的Datasheet PDF文件第42页浏览型号DSP56301VF100的Datasheet PDF文件第43页浏览型号DSP56301VF100的Datasheet PDF文件第44页浏览型号DSP56301VF100的Datasheet PDF文件第46页浏览型号DSP56301VF100的Datasheet PDF文件第47页浏览型号DSP56301VF100的Datasheet PDF文件第48页浏览型号DSP56301VF100的Datasheet PDF文件第49页  
AC Electrical Characteristics  
Table 2-11. DRAM Page Mode Timings, Four Wait States1, 2, 3  
80 MHz  
100 MHz  
No.  
Characteristics  
Symbol  
Expression  
Unit  
Min Max  
Min Max  
131 Page mode cycle time for two consecutive accesses of the  
same direction  
5 × T  
62.5  
50.0  
ns  
C
Page mode cycle time for mixed (read and write) accesses  
132 CAS assertion to data valid (read)  
t
4.5 × T  
56.2  
28.7  
41.2  
45.0  
21.8  
31.8  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
PC  
C
t
2.75 × T 5.7  
CAC  
C
133 Column address valid to data valid (read)  
134 CAS deassertion to data not valid (read hold time)  
135 Last CAS assertion to RAS deassertion  
136 Previous CAS deassertion to RAS deassertion  
137 CAS assertion pulse width  
t
3.75 × T 5.7  
AA  
C
t
t
0.0  
0.0  
OFF  
3.5 × T 4.0  
39.8  
71.0  
27.3  
31.0  
56.0  
21.0  
RSH  
C
t
6 × T 4.0  
RHCP  
C
t
2.5 × T 4.0  
CAS  
C
5
138 Last CAS deassertion to RAS assertion  
t
CRP  
BRW[1–0] = 00  
BRW[1–0] = 01  
BRW[1–0] = 10  
BRW[1–0] = 11  
Not supported  
ns  
ns  
ns  
ns  
4.25 × T 6.0  
47.2  
59.6  
84.6  
36.5  
46.5  
66.5  
C
5.25 × T 6.0  
C
7.25 × T 6.0  
C
139 CAS deassertion pulse width  
t
2 × T 4.0  
21.0  
8.5  
16.0  
6.0  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
CP  
C
140 Column address valid to CAS assertion  
141 CAS assertion to column address not valid  
142 Last column address valid to RAS deassertion  
143 WR deassertion to CAS assertion  
144 CAS deassertion to WR assertion  
145 CAS assertion to WR deassertion  
146 WR assertion pulse width  
t
t
T 4.0  
C
ASC  
CAH  
3.5 × T 4.0  
39.8  
58.5  
11.8  
11.9  
36.4  
51.8  
55.1  
42.6  
1.5  
31.0  
46.0  
8.5  
C
t
5 × T 4.0  
RAL  
RCS  
RCH  
C
t
t
1.25 × T 4.0  
C
1.25 × T – 3.7  
8.8  
C
t
3.25 × T 4.2  
28.3  
40.5  
43.2  
33.2  
0.2  
WCH  
C
t
4.5 × T 4.5  
WP  
C
147 Last WR assertion to RAS deassertion  
148 WR assertion to CAS deassertion  
149 Data valid to CAS assertion (write)  
150 CAS assertion to data not valid (write)  
151 WR assertion to CAS assertion  
t
4.75 × T 4.3  
RWL  
CWL  
C
t
3.75 × T 4.3  
C
t
0.5 × T – 4.8  
DS  
C
t
3.5 × T 4.0  
39.8  
11.3  
52.3  
31.0  
8.2  
DH  
C
t
1.25 × T 4.3  
WCS  
C
152 Last RD assertion to RAS deassertion  
153 RD assertion to data valid  
t
4.5 × T 4.0  
41.0  
ROH  
C
t
3.25 × T 5.7  
34.9  
26.8  
GA  
C
6
154 RD deassertion to data not valid  
t
0.0  
0.0  
GZ  
155 WR assertion to data active  
0.75 × T – 1.5  
7.9  
6.0  
C
156 WR deassertion to data high impedance  
0.25 × T  
3.1  
2.5  
C
Notes: 1. The number of wait states for Page mode access is specified in the DCR.  
2. The refresh period is specified in the DCR.  
3. The asynchronous delays specified in the expressions are valid for DSP56301.  
4. All the timings are calculated for the worst case. Some of the timings are better for specific cases (for example, t equals  
PC  
3 × T for read-after-read or write-after-write sequences).  
C
5. BRW[1–0] (DRAM control register bits) defines the number of wait states that should be inserted in each DRAM out-of-page  
access. N/A = does not apply because 100 MHz requires a minimum of three wait states.  
6. RD deassertion always occurs after CAS deassertion; therefore, the restricted timing is t  
and not t  
.
GZ  
OFF  
DSP56301 Technical Data, Rev. 10  
Freescale Semiconductor  
2-19  
 复制成功!