欢迎访问ic37.com |
会员登录 免费注册
发布采购

68HC912DG128PV8 参数 Datasheet PDF下载

68HC912DG128PV8图片预览
型号: 68HC912DG128PV8
PDF下载: 下载PDF文件 查看货源
内容描述: M68HC12微控制器 [M68HC12 Microcontrollers]
分类和应用: 微控制器外围集成电路时钟
文件页数/大小: 452 页 / 3509 K
品牌: FREESCALE [ Freescale ]
 浏览型号68HC912DG128PV8的Datasheet PDF文件第43页浏览型号68HC912DG128PV8的Datasheet PDF文件第44页浏览型号68HC912DG128PV8的Datasheet PDF文件第45页浏览型号68HC912DG128PV8的Datasheet PDF文件第46页浏览型号68HC912DG128PV8的Datasheet PDF文件第48页浏览型号68HC912DG128PV8的Datasheet PDF文件第49页浏览型号68HC912DG128PV8的Datasheet PDF文件第50页浏览型号68HC912DG128PV8的Datasheet PDF文件第51页  
Freescale Semiconductor, Inc.  
Pinout and Signal Descriptions  
Signal Descriptions  
3.4.8 External Address and Data Buses (ADDR[15:0] and DATA[15:0])  
External bus pins share functions with general-purpose I/O ports A and  
B. In single-chip operating modes, the pins can be used for I/O; in  
expanded modes, the pins are used for the external buses.  
In expanded wide mode, ports A and B are used for multiplexed 16-bit  
data and address buses. PA[7:0] correspond to  
ADDR[15:8]/DATA[15:8]; PB[7:0] correspond to ADDR[7:0]/DATA[7:0].  
In expanded narrow mode, ports A and B are used for the16-bit address  
bus, and an 8-bit data bus is multiplexed with the most significant half of  
the address bus on port A. In this mode, 16-bit data is handled as two  
back-to-back bus cycles, one for the high byte followed by one for the  
low byte. PA[7:0] correspond to ADDR[15:8] and to DATA[15:8] or  
DATA[7:0], depending on the bus cycle. The state of the address pins  
should be latched at the rising edge of E. To allow for maximum address  
setup time at external devices, a transparent latch should be used.  
3.4.9 Read/Write (R/W)  
In all modes this pin can be used as a general-purpose I/O and is an  
input with an active pull-up out of reset. If the read/write function is  
required it should be enabled by setting the RDWE bit in the PEAR  
register. External writes will not be possible until enabled.  
3.4.10 Low-Byte Strobe (LSTRB)  
In all modes this pin can be used as a general-purpose I/O and is an  
input with an active pull-up out of reset. If the strobe function is required,  
it should be enabled by setting the LSTRE bit in the PEAR register. This  
signal is used in write operations and so external low byte writes will not  
be possible until this function is enabled. This pin is also used as TAGLO  
in Special Expanded modes and is multiplexed with the LSTRB function.  
MC68HC912DG128 — Rev 3.0  
Technical Data  
Pinout and Signal Descriptions  
For More Information On This Product,  
Go to: www.freescale.com  
 复制成功!