欢迎访问ic37.com |
会员登录 免费注册
发布采购

68HC912DG128PV8 参数 Datasheet PDF下载

68HC912DG128PV8图片预览
型号: 68HC912DG128PV8
PDF下载: 下载PDF文件 查看货源
内容描述: M68HC12微控制器 [M68HC12 Microcontrollers]
分类和应用: 微控制器外围集成电路时钟
文件页数/大小: 452 页 / 3509 K
品牌: FREESCALE [ Freescale ]
 浏览型号68HC912DG128PV8的Datasheet PDF文件第281页浏览型号68HC912DG128PV8的Datasheet PDF文件第282页浏览型号68HC912DG128PV8的Datasheet PDF文件第283页浏览型号68HC912DG128PV8的Datasheet PDF文件第284页浏览型号68HC912DG128PV8的Datasheet PDF文件第286页浏览型号68HC912DG128PV8的Datasheet PDF文件第287页浏览型号68HC912DG128PV8的Datasheet PDF文件第288页浏览型号68HC912DG128PV8的Datasheet PDF文件第289页  
Freescale Semiconductor, Inc.  
Inter-IC Bus  
IIC Register Descriptions  
MS/SL — Master/Slave mode select bit  
Upon reset, this bit is cleared. When this bit is changed from 0 to 1, a  
START signal is generated on the bus, and the master mode is  
selected. When this bit is changed from 1 to 0, a STOP signal is  
generated and the operation mode changes from master to slave.  
MS/SL is cleared without generating a STOP signal when the master  
loses arbitration.  
0 = Slave Mode  
1 = Master Mode  
Tx/Rx — Transmit/Receive mode select bit  
This bit selects the direction of master and slave transfers. When  
addressed as a slave this bit should be set by software according to  
the SRW bit in the status register. In master mode this bit should be  
set according to the type of transfer required. Therefore, for address  
cycles, this bit will always be high.  
0 = Receive  
1 = Transmit  
TXAK — Transmit Acknowledge enable  
This bit specifies the value driven onto SDA during acknowledge  
cycles for both master and slave receivers. Note that values written to  
this bit are only used when the IIC is a receiver, not a transmitter.  
0 = An acknowledge signal will be sent out to the bus at the 9th  
clock bit after receiving one byte data  
1 = No acknowledge signal response is sent (i.e., acknowledge bit  
= 1)  
RSTA — Repeat Start  
Writing a 1 to this bit will generate a repeated START condition on the  
bus, provided it is the current bus master. This bit will always be read  
as a low. Attempting a repeated start at the wrong time, if the bus is  
owned by another master, will result in loss of arbitration.  
1 = Generate repeat start cycle  
IBSWAI — IIC Stop in WAIT mode  
0 = IIC module operates normally  
1 = Halt clock generation of IIC module in WAIT mode  
MC68HC912DG128 — Rev 3.0  
Technical Data  
Inter-IC Bus  
For More Information On This Product,  
Go to: www.freescale.com  
 复制成功!