欢迎访问ic37.com |
会员登录 免费注册
发布采购

68HC912DG128PV8 参数 Datasheet PDF下载

68HC912DG128PV8图片预览
型号: 68HC912DG128PV8
PDF下载: 下载PDF文件 查看货源
内容描述: M68HC12微控制器 [M68HC12 Microcontrollers]
分类和应用: 微控制器外围集成电路时钟
文件页数/大小: 452 页 / 3509 K
品牌: FREESCALE [ Freescale ]
 浏览型号68HC912DG128PV8的Datasheet PDF文件第277页浏览型号68HC912DG128PV8的Datasheet PDF文件第278页浏览型号68HC912DG128PV8的Datasheet PDF文件第279页浏览型号68HC912DG128PV8的Datasheet PDF文件第280页浏览型号68HC912DG128PV8的Datasheet PDF文件第282页浏览型号68HC912DG128PV8的Datasheet PDF文件第283页浏览型号68HC912DG128PV8的Datasheet PDF文件第284页浏览型号68HC912DG128PV8的Datasheet PDF文件第285页  
Freescale Semiconductor, Inc.  
Inter-IC Bus  
IIC Register Descriptions  
15.6 IIC Register Descriptions  
.
IBAD — IIC Bus Address Register  
$00E0  
Bit 7  
ADR7  
0
6
ADR6  
0
5
ADR5  
0
4
ADR4  
0
3
ADR3  
0
2
ADR2  
0
1
ADR1  
0
Bit 0  
0
0
RESET:  
Read and write anytime  
This register contains the address the IIC will respond to when  
addressed as a slave; note that it is not the address sent on the bus  
during the address transfer  
ADR7–ADR1 — Slave Address  
Bit 1 to bit 7 contain the specific slave address to be used by the IIC  
module.  
The default mode of IIC is slave mode for an address match on the  
bus.  
IBFD — IIC Bus Frequency Divider Register  
$00E1  
Bit 7  
6
0
0
5
IBC5  
0
4
IBC4  
0
3
IBC3  
0
2
IBC2  
0
1
IBC1  
0
Bit 0  
IBC0  
0
0
0
RESET:  
Read and write anytime  
IBC5–IBC0 — IIC Bus Clock Rate 5–0  
This field is used to prescale the clock for bit rate selection. The bit  
clock generator is implemented as a prescaled shift register - IBC5-3  
select the prescaler divider and IBC2-0 select the shift register tap  
point. The IBC bits are decoded to give the Tap and Prescale values  
as shown in Table 15-1.  
MC68HC912DG128 — Rev 3.0  
Technical Data  
Inter-IC Bus  
For More Information On This Product,  
Go to: www.freescale.com  
 复制成功!