欢迎访问ic37.com |
会员登录 免费注册
发布采购

68HC912DG128PV8 参数 Datasheet PDF下载

68HC912DG128PV8图片预览
型号: 68HC912DG128PV8
PDF下载: 下载PDF文件 查看货源
内容描述: M68HC12微控制器 [M68HC12 Microcontrollers]
分类和应用: 微控制器外围集成电路时钟
文件页数/大小: 452 页 / 3509 K
品牌: FREESCALE [ Freescale ]
 浏览型号68HC912DG128PV8的Datasheet PDF文件第231页浏览型号68HC912DG128PV8的Datasheet PDF文件第232页浏览型号68HC912DG128PV8的Datasheet PDF文件第233页浏览型号68HC912DG128PV8的Datasheet PDF文件第234页浏览型号68HC912DG128PV8的Datasheet PDF文件第236页浏览型号68HC912DG128PV8的Datasheet PDF文件第237页浏览型号68HC912DG128PV8的Datasheet PDF文件第238页浏览型号68HC912DG128PV8的Datasheet PDF文件第239页  
Freescale Semiconductor, Inc.  
Enhanced Capture Timer  
Timer Registers  
MCPR1, MCPR0 Modulus Counter Prescaler select  
These two bits specify the division rate of the modulus counter  
prescaler.  
The newly selected prescaler division rate will not be effective until a  
load of the load register into the modulus counter count register  
occurs.  
Prescaler division  
MCPR1  
MCPR0  
rate  
0
0
1
1
0
1
0
1
1
4
8
16  
BIT 7  
MCZF  
0
6
0
0
5
0
0
4
0
0
3
2
POLF2  
0
1
BIT 0  
POLF0  
0
POLF3  
POLF1  
0
RESET:  
0
MCFLG — 16-Bit Modulus Down-Counter FLAG Register  
$00A7  
Read: any time  
Write: Only for clearing bit 7  
MCZF — Modulus Counter Underflow Interrupt Flag  
The flag is set when the modulus down-counter reaches $0000.  
Writing a1 to this bit clears the flag (if TFFCA=0). Writing a zero has  
no effect.  
Any access to the MCCNT register will clear the MCZF flag in this  
register when TFFCA bit in register TSCR($86) is set.  
MC68HC912DG128 — Rev 3.0  
Technical Data  
Enhanced Capture Timer  
For More Information On This Product,  
Go to: www.freescale.com  
 复制成功!