欢迎访问ic37.com |
会员登录 免费注册
发布采购

68HC912DG128PV8 参数 Datasheet PDF下载

68HC912DG128PV8图片预览
型号: 68HC912DG128PV8
PDF下载: 下载PDF文件 查看货源
内容描述: M68HC12微控制器 [M68HC12 Microcontrollers]
分类和应用: 微控制器外围集成电路时钟
文件页数/大小: 452 页 / 3509 K
品牌: FREESCALE [ Freescale ]
 浏览型号68HC912DG128PV8的Datasheet PDF文件第235页浏览型号68HC912DG128PV8的Datasheet PDF文件第236页浏览型号68HC912DG128PV8的Datasheet PDF文件第237页浏览型号68HC912DG128PV8的Datasheet PDF文件第238页浏览型号68HC912DG128PV8的Datasheet PDF文件第240页浏览型号68HC912DG128PV8的Datasheet PDF文件第241页浏览型号68HC912DG128PV8的Datasheet PDF文件第242页浏览型号68HC912DG128PV8的Datasheet PDF文件第243页  
Freescale Semiconductor, Inc.  
Enhanced Capture Timer  
Timer Registers  
BIT 7  
SH37  
0
6
SH26  
0
5
SH15  
0
4
SH04  
0
3
TFMOD  
0
2
PACMX  
0
1
BUFEN  
0
BIT 0  
LATQ  
0
RESET:  
ICSYS — Input Control System Control Register  
$00AB  
Read: any time  
Write: May be written once (SMODN=1). Writes are always permitted  
when SMODN=0.  
SHxy — Share Input action of Input Capture Channels x and y  
0 = Normal operation  
1 = The channel input ‘x’ causes the same action on the channel  
‘y’. The port pin ‘x’ and the corresponding edge detector is  
used to be active on the channel ‘y’.  
TFMOD — Timer Flag-setting Mode  
Use of the TFMOD bit in the ICSYS register ($AB) in conjunction with  
the use of the ICOVW register ($AA) allows a timer interrupt to be  
generated after capturing two values in the capture and holding  
registers instead of generating an interrupt for every capture.  
By setting TFMOD in queue mode, when NOVW bit is set and the  
corresponding capture and holding registers are emptied, an input  
capture event will first update the related input capture register with  
the main timer contents. At the next event the TCn data is transferred  
to the TCnH register, The TCn is updated and the CnF interrupt flag  
is set. See Figure 13-6.  
In all other input capture cases the interrupt flag is set by a valid  
external event on PTn.  
0 = The timer flags C3F–C0F in TFLG1 ($8E) are set when a valid  
input capture transition on the corresponding port pin occurs.  
1 = If in queue mode (BUFEN=1 and LATQ=0), the timer flags  
C3F–C0F in TFLG1 ($8E) are set only when a latch on the  
corresponding holding register occurs.  
If the queue mode is not engaged, the timer flags C3F–C0F are  
set the same way as for TFMOD=0.  
MC68HC912DG128 — Rev 3.0  
Technical Data  
Enhanced Capture Timer  
For More Information On This Product,  
Go to: www.freescale.com  
 复制成功!