EM78P350N
8-Bit Microprocessor with OTP ROM
The SSE bit will be kept in “1“if the communication is still undergoing. This flag must be
cleared as the shifting is completed. Users can determine if the next write attempt is
available.
SBRS2~SBRS0: Programming the clock frequency/rates and sources.
Clock Select: Selecting either the internal or the external clock as the shifting clock.
Edge Select: Selecting the appropriate clock edges by programming the CES bit
6.5.3 SPI Signal and Pin Description
The detailed functions of the four pins, SDI, SDO, SCK, and /SS, which are shown in
Fig. 6-9, are as follows:
Sin/P82:
Serial Data In
Receive sequentially, the Most Significant Bit (MSB) first, Least Significant Bit
(LSB) last.
Defined as high-impedance, if not selected.
Program the same clock rate and clock edge to latch on both the master and slave
devices.
The byte received will update the transmitted byte.
The RBF bit (located in Register 0x0C) will be set as the SPI operation is
completed.
Timing is shown in Fig.6-12 and 6-13.
Sout/P81:
Serial Data Out
Transmit sequentially; the Most Significant Bit (MSB) first, Least Significant Bit
(LSB) last.
Program the same clock rate and clock edge to latch on both the master and slave
devices.
The received byte will update the transmitted byte.
The CES (located in Register 0x0D) bit will be reset, as the SPI operation is
completed.
Timing is shown in Fig.6-10 and 6-11.
Product Specification (V 1.0) 09.14.2006
(This specification is subject to change without further notice)
• 41