欢迎访问ic37.com |
会员登录 免费注册
发布采购

PCM1754 参数 Datasheet PDF下载

PCM1754图片预览
型号: PCM1754
PDF下载: 下载PDF文件 查看货源
内容描述: 24位192 kHz的采样增强的多层次, DELTA- SIGMA ,音频数位类比转换器 [24-BIT, 192 kHz SAMPLING ENHANCED MULTI-LEVEL, DELTA-SIGMA, AUDIO DIGITAL-TO-ANALOG CONVERTER]
分类和应用: 转换器
文件页数/大小: 33 页 / 305 K
品牌: BB [ BURR-BROWN CORPORATION ]
 浏览型号PCM1754的Datasheet PDF文件第12页浏览型号PCM1754的Datasheet PDF文件第13页浏览型号PCM1754的Datasheet PDF文件第14页浏览型号PCM1754的Datasheet PDF文件第15页浏览型号PCM1754的Datasheet PDF文件第17页浏览型号PCM1754的Datasheet PDF文件第18页浏览型号PCM1754的Datasheet PDF文件第19页浏览型号PCM1754的Datasheet PDF文件第20页  
PCM1753  
PCM1754  
PCM1755  
SLES092A – OCTOBER 2003 – REVISED AUGUST 2004  
www.ti.com  
ZERO FLAGS (PCM1753/55)  
Zero-Detect Condition  
Zero detection for either output channel is independent from the other channel. If the data for a given channel  
remains at a 0 level for 1024 sample periods (or LRCK clock periods), a zero-detect condition exists for that  
channel.  
Zero Flag Outputs  
If a zero-detect condition exists for one or more channels, the zero flag pins for those channels are set to a logic  
1 state. There are zero flag pins for each channel, ZEROL (pin 12) and ZEROR (pin 11). These pins can be  
used to operate external mute circuits, or used as status indicators for a microcontroller, audio signal processor,  
or other digitally controlled function.  
The active polarity of zero flag outputs can be inverted by setting the ZREV bit of control register 22 to 1. The  
reset default is active-high output, or ZREV = 0.  
The L-channel and R-channel common zero flag can be selected by setting the AZRO bit of control register  
22 to 1. The reset default is independent zero flags for L-channel and R-channel, or AZRO = 0.  
In the case of the PCM1755, ZEROL and ZEROR are open-drain outputs.  
ZERO FLAG (PCM1754)  
The PCM1754 has a ZERO flag pin, ZEROA (pin 11). ZEROA is the L-channel and R-channel common zero  
flag pin. If the data for L-channel and R-channel remains at a 0 level for 1024 sampling periods (or LRCK clock  
periods), ZEROA is set to a logic 1 state.  
HARDWARE CONTROL (PCM1754)  
The digital functions of the PCM1754 are capable of hardware control. Table 2 shows selectable formats,  
Table 3 shows de-emphasis control, and Table 4 shows mute control.  
Table 2. Data Format Select  
FMT (PIN 15)  
LOW  
DATA FORMAT  
2
16- to 24-bit, I S format  
HIGH  
16-bit right-justified  
Table 3. De-Emphasis Control  
DEMP (PIN 13)  
LOW  
DE-EMPHASIS FUNCTION  
44.1 kHz de-emphasis OFF  
44.1 kHz de-emphasis ON  
HIGH  
Table 4. Mute Control  
MUTE (PIN 14)  
LOW  
MUTE  
Mute OFF  
Mute ON  
HIGH  
OVERSAMPLING RATE CONTROL (PCM1754)  
The PCM1754 automatically controls the oversampling rate of the delta-sigma D/A converters with the system  
clock rate. The oversampling rate is set to 64× oversampling with every system clock and sampling frequency.  
16  
 
 复制成功!