欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA64A-AU 参数 Datasheet PDF下载

ATMEGA64A-AU图片预览
型号: ATMEGA64A-AU
PDF下载: 下载PDF文件 查看货源
内容描述: 8位微控制器,带有64K字节的系统内可编程闪存 [8-bit Microcontroller with 64K Bytes In-System Programmable Flash]
分类和应用: 闪存微控制器
文件页数/大小: 392 页 / 7964 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA64A-AU的Datasheet PDF文件第100页浏览型号ATMEGA64A-AU的Datasheet PDF文件第101页浏览型号ATMEGA64A-AU的Datasheet PDF文件第102页浏览型号ATMEGA64A-AU的Datasheet PDF文件第103页浏览型号ATMEGA64A-AU的Datasheet PDF文件第105页浏览型号ATMEGA64A-AU的Datasheet PDF文件第106页浏览型号ATMEGA64A-AU的Datasheet PDF文件第107页浏览型号ATMEGA64A-AU的Datasheet PDF文件第108页  
ATmega64A  
• If Timer/Counter0 is used to wake the device up from Power-save or Extended Standby  
mode, precautions must be taken if the user wants to reenter one of these modes: The  
interrupt logic needs one TOSC1 cycle to be reset. If the time between wake-up and re-  
entering sleep mode is less than one TOSC1 cycle, the interrupt will not occur, and the  
device will fail to wake up. If the user is in doubt whether the time before re-entering Power-  
save or Extended Standby mode is sufficient, the following algorithm can be used to ensure  
that one TOSC1 cycle has elapsed:  
1. Write a value to TCCR0, TCNT0, or OCR0.  
2. Wait until the corresponding Update Busy flag in ASSR returns to zero.  
3. Enter Power-save or Extended Standby mode.  
• When the asynchronous operation is selected, the 32.768 kHz Oscillator for Timer/Counter0  
is always running, except in Power-down and Standby modes. After a Power-up Reset or  
wake-up from Power-down or Standby mode, the user should be aware of the fact that this  
Oscillator might take as long as one second to stabilize. The user is advised to wait for at  
least one second before using Timer/Counter0 after Power-up or wake-up from Power-down  
or Standby mode. The contents of all Timer/Counter0 registers must be considered lost after  
a wake-up from Power-down or Standby mode due to unstable clock signal upon start-up, no  
matter whether the Oscillator is in use or a clock signal is applied to the TOSC1 pin.  
• Description of wake up from Power-save or Extended Standby mode when the timer is  
clocked asynchronously: When the interrupt condition is met, the wake up process is started  
on the following cycle of the timer clock, that is, the timer is always advanced by at least one  
before the processor can read the counter value. After wake-up, the MCU is halted for four  
cycles, it executes the interrupt routine, and resumes execution from the instruction following  
SLEEP.  
• Reading of the TCNT0 Register shortly after wake-up from Power-save may give an incorrect  
result. Since TCNT0 is clocked on the asynchronous TOSC clock, reading TCNT0 must be  
done through a register synchronized to the internal I/O clock domain. Synchronization takes  
place for every rising TOSC1 edge. When waking up from Power-save mode, and the I/O  
clock (clkI/O) again becomes active, TCNT0 will read as the previous value (before entering  
sleep) until the next rising TOSC1 edge. The phase of the TOSC clock after waking up from  
Power-save mode is essentially unpredictable, as it depends on the wake-up time. The  
recommended procedure for reading TCNT0 is thus as follows:  
1. Write any value to either of the registers OCR0 or TCCR0.  
2. Wait for the corresponding Update Busy Flag to be cleared.  
3. Read TCNT0.  
• During asynchronous operation, the synchronization of the interrupt flags for the  
asynchronous timer takes three processor cycles plus one timer cycle. The timer is therefore  
advanced by at least one before the processor can read the timer value causing the setting of  
the interrupt flag. The Output Compare pin is changed on the timer clock and is not  
synchronized to the processor clock.  
104  
8160C–AVR–07/09  
 复制成功!