欢迎访问ic37.com |
会员登录 免费注册
发布采购

AT90PWM3B-16SU 参数 Datasheet PDF下载

AT90PWM3B-16SU图片预览
型号: AT90PWM3B-16SU
PDF下载: 下载PDF文件 查看货源
内容描述: 8位微控制器具有8K字节的系统内可编程闪存 [8-bit Microcontroller with 8K Bytes In-System Programmable Flash]
分类和应用: 闪存微控制器
文件页数/大小: 361 页 / 6022 K
品牌: ATMEL [ ATMEL ]
 浏览型号AT90PWM3B-16SU的Datasheet PDF文件第121页浏览型号AT90PWM3B-16SU的Datasheet PDF文件第122页浏览型号AT90PWM3B-16SU的Datasheet PDF文件第123页浏览型号AT90PWM3B-16SU的Datasheet PDF文件第124页浏览型号AT90PWM3B-16SU的Datasheet PDF文件第126页浏览型号AT90PWM3B-16SU的Datasheet PDF文件第127页浏览型号AT90PWM3B-16SU的Datasheet PDF文件第128页浏览型号AT90PWM3B-16SU的Datasheet PDF文件第129页  
AT90PWM2/3/2B/3B  
Note:  
1. The CTCn and PWMn1:0 bit definition names are obsolete. Use the WGMn2:0 definitions. However, the functionality and  
location of these bits are compatible with previous versions of the timer.  
15.10.2 Timer/Counter1 Control Register B – TCCR1B  
Bit  
7
ICNC1  
R/W  
0
6
ICES1  
R/W  
0
5
4
WGM13  
R/W  
0
3
WGM12  
R/W  
0
2
CS12  
R/W  
0
1
CS11  
R/W  
0
0
CS10  
R/W  
0
TCCR1B  
Read/Write  
Initial Value  
R
0
• Bit 7 – ICNCn: Input Capture Noise Canceler  
Setting this bit (to one) activates the Input Capture Noise Canceler. When the noise canceler is  
activated, the input from the Input Capture pin (ICPn) is filtered. The filter function requires four  
successive equal valued samples of the ICPn pin for changing its output. The Input Capture is  
therefore delayed by four Oscillator cycles when the noise canceler is enabled.  
• Bit 6 – ICESn: Input Capture Edge Select  
This bit selects which edge on the Input Capture pin (ICPn) that is used to trigger a capture  
event. When the ICESn bit is written to zero, a falling (negative) edge is used as trigger, and  
when the ICESn bit is written to one, a rising (positive) edge will trigger the capture.  
When a capture is triggered according to the ICESn setting, the counter value is copied into the  
Input Capture Register (ICRn). The event will also set the Input Capture Flag (ICFn), and this  
can be used to cause an Input Capture Interrupt, if this interrupt is enabled.  
When the ICRn is used as TOP value (see description of the WGMn3:0 bits located in the  
TCCRnA and the TCCRnB Register), the ICPn is disconnected and consequently the Input Cap-  
ture function is disabled.  
• Bit 5 – Reserved Bit  
This bit is reserved for future use. For ensuring compatibility with future devices, this bit must be  
written to zero when TCCRnB is written.  
• Bit 4:3 – WGMn3:2: Waveform Generation Mode  
See TCCRnA Register description.  
• Bit 2:0 – CSn2:0: Clock Select  
The three Clock Select bits select the clock source to be used by the Timer/Counter, see Figure  
15-10 and Figure 15-11.  
Table 15-6. Clock Select Bit Description  
CSn2  
CSn1  
CSn0  
Description  
0
0
0
0
1
1
1
1
0
0
1
1
0
0
1
1
0
1
0
1
0
1
0
1
No clock source (Timer/Counter stopped).  
clkI/O/1 (No prescaling)  
clkI/O/8 (From prescaler)  
clkI/O/64 (From prescaler)  
clkI/O/256 (From prescaler)  
clkI/O/1024 (From prescaler)  
External clock source on Tn pin. Clock on falling edge.  
External clock source on Tn pin. Clock on rising edge.  
125  
4317J–AVR–08/10  
 复制成功!