欢迎访问ic37.com |
会员登录 免费注册
发布采购

AT90PWM3B-16SU 参数 Datasheet PDF下载

AT90PWM3B-16SU图片预览
型号: AT90PWM3B-16SU
PDF下载: 下载PDF文件 查看货源
内容描述: 8位微控制器具有8K字节的系统内可编程闪存 [8-bit Microcontroller with 8K Bytes In-System Programmable Flash]
分类和应用: 闪存微控制器
文件页数/大小: 361 页 / 6022 K
品牌: ATMEL [ ATMEL ]
 浏览型号AT90PWM3B-16SU的Datasheet PDF文件第117页浏览型号AT90PWM3B-16SU的Datasheet PDF文件第118页浏览型号AT90PWM3B-16SU的Datasheet PDF文件第119页浏览型号AT90PWM3B-16SU的Datasheet PDF文件第120页浏览型号AT90PWM3B-16SU的Datasheet PDF文件第122页浏览型号AT90PWM3B-16SU的Datasheet PDF文件第123页浏览型号AT90PWM3B-16SU的Datasheet PDF文件第124页浏览型号AT90PWM3B-16SU的Datasheet PDF文件第125页  
AT90PWM2/3/2B/3B  
The extreme values for the OCRnx Register represents special cases when generating a PWM  
waveform output in the phase correct PWM mode. If the OCRnx is set equal to BOTTOM the  
output will be continuously low and if set equal to TOP the output will be set to high for non-  
inverted PWM mode. For inverted PWM the output will have the opposite logic values. If OCR1A  
is used to define the TOP value (WGM13:0 = 9) and COM1A1:0 = 1, the OC1A output will toggle  
with a 50% duty cycle.  
15.9 Timer/Counter Timing Diagrams  
The Timer/Counter is a synchronous design and the timer clock (clkTn) is therefore shown as a  
clock enable signal in the following figures. The figures include information on when Interrupt  
Flags are set, and when the OCRnx Register is updated with the OCRnx buffer value (only for  
modes utilizing double buffering). Figure 15-10 shows a timing diagram for the setting of OCFnx.  
Figure 15-10. Timer/Counter Timing Diagram, Setting of OCFnx, no Prescaling  
clkI/O  
clkTn  
(clkI/O/1)  
TCNTn  
OCRnx  
OCFnx  
OCRnx - 1  
OCRnx  
OCRnx + 1  
OCRnx + 2  
OCRnx Value  
Figure 15-11 shows the same timing data, but with the prescaler enabled.  
Figure 15-11. Timer/Counter Timing Diagram, Setting of OCFnx, with Prescaler (fclk_I/O/8)  
clkI/O  
clkTn  
(clkI/O/8)  
TCNTn  
OCRnx  
OCFnx  
OCRnx - 1  
OCRnx  
OCRnx + 1  
OCRnx + 2  
OCRnx Value  
Figure 15-12 shows the count sequence close to TOP in various modes. When using phase and  
frequency correct PWM mode the OCRnx Register is updated at BOTTOM. The timing diagrams  
will be the same, but TOP should be replaced by BOTTOM, TOP-1 by BOTTOM+1 and so on.  
The same renaming applies for modes that set the TOVn Flag at BOTTOM.  
121  
4317J–AVR–08/10  
 复制成功!