欢迎访问ic37.com |
会员登录 免费注册
发布采购

EPC16QI100N 参数 Datasheet PDF下载

EPC16QI100N图片预览
型号: EPC16QI100N
PDF下载: 下载PDF文件 查看货源
内容描述: 该数据表描述了增强型配置( EPC )设备 [This datasheet describes enhanced configuration (EPC) devices]
分类和应用: 存储内存集成电路LTEPC可编程只读存储器电动程控只读存储器电可擦编程只读存储器时钟
文件页数/大小: 36 页 / 621 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号EPC16QI100N的Datasheet PDF文件第9页浏览型号EPC16QI100N的Datasheet PDF文件第10页浏览型号EPC16QI100N的Datasheet PDF文件第11页浏览型号EPC16QI100N的Datasheet PDF文件第12页浏览型号EPC16QI100N的Datasheet PDF文件第14页浏览型号EPC16QI100N的Datasheet PDF文件第15页浏览型号EPC16QI100N的Datasheet PDF文件第16页浏览型号EPC16QI100N的Datasheet PDF文件第17页  
Functional Description  
Page 13  
Table 5 lists the concurrent PS configuration modes supported in the EPC device.  
Table 5. EPC Devices in PS Mode  
Mode Name Mode (n =)  
PS mode  
(1)  
Used Outputs  
Unused Outputs  
DATA[7..1]drive low  
DATA[7..2]drive low  
DATA[7..4]drive low  
1
2
4
8
DATA0  
Multi-device PS mode  
Multi-device PS mode  
Multi-device PS mode  
Note to Table 5:  
DATA[1..0]  
DATA[3..0]  
DATA[7..0]  
(1) This is the number of valid DATAoutputs for each configuration mode.  
f For more information about configuration schematics and concurrent configurations,  
refer to the configuration chapter in the appropriate device handbook.  
External Flash Interface  
The EPC devices support external FPGA or processor access to its flash memory. The  
unused portions of the flash memory can be used by the external device to store code  
or data. This interface can also be used in systems that implement remote  
configuration capabilities. Configuration data within a particular configuration page  
can be updated using the external flash interface and the system could be  
reconfigured with the new FPGA image. This interface is also useful to store Nios  
boot code, application code, or both.  
f For more information about the Stratix remote configuration feature, refer to the  
Remote System Configuration with Stratix & Stratix GX Devices chapter in the Stratix  
Device Handbook.  
The address, data, and control ports of the flash memory are internally connected to  
the EPC device controller and external device pins. An external source can drive these  
external device pins to access the flash memory when the flash interface is available.  
This external flash interface is a shared bus interface with the configuration controller  
chip. The configuration controller is the primary bus master. Since there is no bus  
arbitration support, the external device can only access the flash interface when the  
controller has tri-stated its internal interface to the flash. Simultaneous access by the  
controller and the external device will cause contention, and result in configuration  
and programming failures.  
Since the internal flash interface is directly connected to the external flash interface  
pins, controller flash access cycles will toggle the external flash interface pins. The  
external device must be able to tri-state its flash interface during these operations and  
ignore transitions on the flash interface pins.  
1
The external flash interface signals cannot be shared between multiple EPC devices  
because this causes contention during ISP and configuration. During these operations,  
the controller chips inside the EPC devices are actively accessing flash memory.  
Therefore, EPC devices do not support shared flash bus interfaces.  
January 2012 Altera Corporation  
Enhanced Configuration (EPC) Devices Datasheet