欢迎访问ic37.com |
会员登录 免费注册
发布采购

EP1SGX40GF1020I6 参数 Datasheet PDF下载

EP1SGX40GF1020I6图片预览
型号: EP1SGX40GF1020I6
PDF下载: 下载PDF文件 查看货源
内容描述: [Field Programmable Gate Array, 4697 CLBs, 41250-Cell, CMOS, PBGA1020, 33 X 33 MM, 1 MM PITCH, FBGA-1020]
分类和应用: 可编程逻辑
文件页数/大小: 272 页 / 1348 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号EP1SGX40GF1020I6的Datasheet PDF文件第168页浏览型号EP1SGX40GF1020I6的Datasheet PDF文件第169页浏览型号EP1SGX40GF1020I6的Datasheet PDF文件第170页浏览型号EP1SGX40GF1020I6的Datasheet PDF文件第171页浏览型号EP1SGX40GF1020I6的Datasheet PDF文件第173页浏览型号EP1SGX40GF1020I6的Datasheet PDF文件第174页浏览型号EP1SGX40GF1020I6的Datasheet PDF文件第175页浏览型号EP1SGX40GF1020I6的Datasheet PDF文件第176页  
I/O Structure  
Figure 4–66. Stratix GX IOE in DDR Output I/O Configuration  
Notes (1), (2)  
Column or Row  
Interconnect  
IOE_CLK[7..0]  
I/O Interconnect  
[15..0]  
OE Register  
D
Q
Output  
Delay  
t
ZX  
clkout  
ENA  
CLRN/PRN  
OE Register  
Delay  
Output  
Enable Clock  
Enable Delay  
t
CO  
Output Clock  
Enable Delay  
aclr/prn  
V
CCIO  
Optional  
PCI Clamp  
Chip-Wide Reset  
OE Register  
V
CCIO  
D
Q
Programmable  
Pull-Up  
Resistor  
sclr  
Used for  
DDR SDRAM  
ENA  
CLRN/PRN  
Output Register  
Logic Array  
to Output  
D
Q
Register Delay  
Output  
Pin Delay  
clk  
ENA  
CLRN/PRN  
Drive Strength Control  
Open-Drain Output  
Slew Control  
Output Register  
Logic Array  
to Output  
Register Delay  
D
Q
Bus-Hold  
Circuit  
ENA  
CLRN/PRN  
Notes to Figure 4–66:  
(1) All input signals to the IOE can be inverted at the IOE.  
(2) The tristate is by default active high. It can, however, be designed to be active low.  
4–106  
Altera Corporation  
February 2005  
Stratix GX Device Handbook, Volume 1  
 
 
 
 复制成功!