欢迎访问ic37.com |
会员登录 免费注册
发布采购

EP1SGX40GF1020I6 参数 Datasheet PDF下载

EP1SGX40GF1020I6图片预览
型号: EP1SGX40GF1020I6
PDF下载: 下载PDF文件 查看货源
内容描述: [Field Programmable Gate Array, 4697 CLBs, 41250-Cell, CMOS, PBGA1020, 33 X 33 MM, 1 MM PITCH, FBGA-1020]
分类和应用: 可编程逻辑
文件页数/大小: 272 页 / 1348 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号EP1SGX40GF1020I6的Datasheet PDF文件第172页浏览型号EP1SGX40GF1020I6的Datasheet PDF文件第173页浏览型号EP1SGX40GF1020I6的Datasheet PDF文件第174页浏览型号EP1SGX40GF1020I6的Datasheet PDF文件第175页浏览型号EP1SGX40GF1020I6的Datasheet PDF文件第177页浏览型号EP1SGX40GF1020I6的Datasheet PDF文件第178页浏览型号EP1SGX40GF1020I6的Datasheet PDF文件第179页浏览型号EP1SGX40GF1020I6的Datasheet PDF文件第180页  
I/O Structure  
Figure 4–68. Simplified Diagram of the DQS Phase-Shift Circuitry  
Input  
Reference  
Clock  
Phase  
Comparator  
Up/Down  
Counter  
Delay Chains  
Control Signals  
to DQS Pins  
6
See the External Memory Interfaces chapter of the Stratix GX Device  
Handbook, Volume 2 for more information on external memory interfaces.  
Programmable Drive Strength  
The output buffer for each Stratix GX device I/O pin has a programmable  
drive strength control for certain I/O standards. The LVTTL and  
LVCMOS standard has several levels of drive strength that the user can  
control. SSTL-3 class I and II, SSTL-2 class I and II, HSTL class I and II, and  
3.3-V GTL+ support a minimum setting, the lowest drive strength that  
guarantees the IOH/IOL of the standard. Using minimum settings  
provides signal slew rate control to reduce system noise and signal  
overshoot.  
4–110  
Stratix GX Device Handbook, Volume 1  
Altera Corporation  
February 2005  
 复制成功!