欢迎访问ic37.com |
会员登录 免费注册
发布采购

AD73360LARZ-REEL 参数 Datasheet PDF下载

AD73360LARZ-REEL图片预览
型号: AD73360LARZ-REEL
PDF下载: 下载PDF文件 查看货源
内容描述: [Six-Input Channel Analog Front End]
分类和应用: 电信光电二极管电信集成电路
文件页数/大小: 36 页 / 424 K
品牌: ADI [ ADI ]
 浏览型号AD73360LARZ-REEL的Datasheet PDF文件第10页浏览型号AD73360LARZ-REEL的Datasheet PDF文件第11页浏览型号AD73360LARZ-REEL的Datasheet PDF文件第12页浏览型号AD73360LARZ-REEL的Datasheet PDF文件第13页浏览型号AD73360LARZ-REEL的Datasheet PDF文件第15页浏览型号AD73360LARZ-REEL的Datasheet PDF文件第16页浏览型号AD73360LARZ-REEL的Datasheet PDF文件第17页浏览型号AD73360LARZ-REEL的Datasheet PDF文件第18页  
AD73360  
Serial Port (SPORT)  
an output sample event, which is when the serial register will be  
overwritten with the latest ADC sample word. Once the SPORT  
starts to output the latest ADC word, it is safe for the DSP to  
write new control words to the AD73360. In certain configura-  
tions, data can be written to the device to coincide with the  
output sample being shifted out of the serial registersee section  
on interfacing devices. The serial clock rate (CRB:23) defines  
how many 16-bit words can be written to a device before the  
next output sample event will happen.  
The AD73360s communicate with a host processor via the  
bidirectional synchronous serial port (SPORT) which is compat-  
ible with most modern DSPs. The SPORT is used to transmit  
and receive digital data and control information. Multiple  
AD73360s be cascaded together (up to a limit of eight) to pro-  
vide additional input channels.  
In both transmit and receive modes, data is transferred at the  
serial clock (SCLK) rate with the MSB being transferred first.  
The SPORT block diagram, shown in Figure 9, details the blocks  
associated with AD73360 including the eight control registers  
(AH), external MCLK to internal DMCLK divider and serial  
clock divider. The divider rates are controlled by the setting of  
Control Register B. The AD73360 features a master clock  
divider that allows users the flexibility of dividing externally  
available high frequency DSP or CPU clocks to generate a lower  
frequency master clock internally in the AD73360 which may be  
more suitable for either serial transfer or sampling rate require-  
ments. The master clock divider has five divider options (÷1  
default condition, ÷2, ÷3, ÷4, ÷5) that are set by loading the  
master clock divider field in Register B with the appropriate  
code (see Table VI). Once the internal device master clock  
(DMCLK) has been set using the master clock divider, the  
sample rate and serial clock settings are derived from DMCLK.  
Due to the fact that the SPORT of each AD73360 block uses a  
common serial register for serial input and output, communica-  
tions between an AD73360 and a host processor (DSP engine)  
must always be initiated by the AD73360s themselves. In this  
configuration the AD73360s are described as being in Master  
mode. This ensures that there is no collision between input data  
and output samples.  
SPORT Overview  
The AD73360 SPORT is a flexible, full-duplex, synchronous  
serial port whose protocol has been designed to allow up to  
eight AD73360 devices to be connected in cascade, to a single  
DSP via a six-wire interface. It has a very flexible architecture  
that can be configured by programming two of the internal  
control registers in each device. The AD73360 SPORT has  
three distinct modes of operation: Control Mode, Data Mode  
and Mixed Control/Data Mode.  
MCLK  
(EXTERNAL)  
NOTE: As each AD73360 has its own SPORT section, the  
register settings in both SPORTs must be programmed. The  
registers which control SPORT and sample rate operation (CRA  
and CRB) must be programmed with the same values, otherwise  
incorrect operation may occur.  
DMCLK  
(INTERNAL)  
MCLK  
DIVIDER  
SCLK  
SCLK  
SE  
RESET  
SDIFS  
SDI  
DIVIDER  
SERIAL PORT  
(SPORT)  
SDOFS  
SDO  
In Program Mode (CRA:0 = 0), the devices internal configura-  
tion can be programmed by writing to the eight internal control  
registers. In this mode, control information can be written to or  
read from the AD73360. In Data Mode (CRA:0 = 1), any infor-  
mation that is sent to the device is ignored, while the encoder  
section (ADC) data is read from the device. In this mode, only  
ADC data is read from the device. Mixed mode (CRA:0 = 1  
and CRA:1 = 1) allows the user to send control information and  
receive either control information or ADC data. This is achieved  
by using the MSB of the 16-bit frame as a flag bit. Mixed mode  
reduces the resolution to 15 bits with the MSB being used to  
indicate whether the information in the 16-bit frame is control  
information or ADC data.  
SERIAL REGISTER  
2
3
8
8
8
8
8
CONTROL  
REGISTER  
C
CONTROL  
REGISTER  
E
CONTROL  
REGISTER  
B
CONTROL  
REGISTER  
D
CONTROL  
REGISTER  
A
CONTROL  
REGISTER  
G
CONTROL  
REGISTER  
H
CONTROL  
REGISTER  
F
8
Figure 9. SPORT Block Diagram  
The SPORT can work at four different serial clock (SCLK)  
rates: chosen from DMCLK, DMCLK/2, DMCLK/4 or  
DMCLK/8, where DMCLK is the internal or device master  
clock resulting from the external or pin master clock being di-  
vided by the master clock divider. Care should be taken when  
selecting Master Clock, Serial Clock and Sample Rate divider  
settings to ensure that there is sufficient time to read all the data  
from the AD73360 before the next sample interval.  
The SPORT features a single 16-bit serial register that is used  
for both input and output data transfers. As the input and out-  
put data must share the same register there are some precau-  
tions that must be observed. The primary precaution is that no  
information must be written to the SPORT without reference to  
REV. B  
13–  
 复制成功!