欢迎访问ic37.com |
会员登录 免费注册
发布采购

AD5382BST-5 参数 Datasheet PDF下载

AD5382BST-5图片预览
型号: AD5382BST-5
PDF下载: 下载PDF文件 查看货源
内容描述: 32通道, 3 V / 5 V单电源, 14位电压输出DAC [32-Channel, 3 V/5 V, Single-Supply, 14-Bit, Voltage Output DAC]
分类和应用: 转换器数模转换器
文件页数/大小: 40 页 / 616 K
品牌: AD [ ANALOG DEVICES ]
 浏览型号AD5382BST-5的Datasheet PDF文件第26页浏览型号AD5382BST-5的Datasheet PDF文件第27页浏览型号AD5382BST-5的Datasheet PDF文件第28页浏览型号AD5382BST-5的Datasheet PDF文件第29页浏览型号AD5382BST-5的Datasheet PDF文件第31页浏览型号AD5382BST-5的Datasheet PDF文件第32页浏览型号AD5382BST-5的Datasheet PDF文件第33页浏览型号AD5382BST-5的Datasheet PDF文件第34页  
AD5382
2-Byte Mode
Following initialization of 2-byte mode, the user can update
channels sequentially. The device address byte is only required
once and the pointer address pointer is configured for auto-
increment or burst mode.
The user must begin with an address byte (R/W = 0), after
which the DAC will acknowledge that it is prepared to receive
data by pulling SDA low. The address byte is followed by a
specific pointer byte (0xFF) that initiates the burst mode of
operation. The address pointer initializes to channel zero, the
data following the pointer is loaded to Channel 0, and the
address pointer automatically increments to the next address.
The REG0 and REG1 bits in the data byte determine which
register will be updated. In this mode, following the initializa-
tion, only the two data bytes are required to update a channel.
The channel address automatically increments from Address 0
to Channel 31 and then returns to the normal 3-byte mode of
operation. This mode allows transmission of data to all
channels in one block and reduces the software overhead in
configuring all channels. A STOP condition at any time exits
this mode. Toggle mode is not supported in 2-byte mode.
SCL
PARALLEL INTERFACE
The SER/PAR pin must be tied low to enable the parallel
interface and disable the serial interfaces. Figure 7 shows the
timing diagram for a parallel write. The parallel interface is
controlled by the following pins:
CS Pin
Active Low Device Select Pin.
WR Pin
On the rising edge of WR, with CS low, the addresses on Pins
A4 to A0 are latched; data present on the data bus is loaded into
the selected input registers.
REG0, REG1 Pins
The REG0 and REG1 pins determine the destination register of
the data being written to the AD5382. See Table 11.
Pins A4 to A0
Each of the 40 DAC channels can be addressed individually.
Pins DB13 to DB0
The AD5382 accepts a straight 14-bit parallel word on DB13 to
DB0, where DB13 is the MSB and DB0 is the LSB.
SDA
1
0
1
0
1
AD1
AD0
R/W
ACK BY
CONVERTER
A7 = 1
MSB
A6 = 1 A5 = 1
A4 = 1 A3 = 1 A2 = 1
A1 = 1 A0 = 1
ACK BY
CONVERTER
START COND
BY MASTER
ADDRESS BYTE
POINTER BYTE
SCL
SDA
REG1
REG0
MSB
LSB
ACK BY
AD538x
MSB
LSB
ACK BY
AD538x
LEAST SIGNIFICANT DATA BYTE
MOST SIGNIFICANT DATA BYTE
CHANNEL 0 DATA
SCL
SDA
REG1
REG0
MSB
LSB
MSB
LSB
ACK BY
CONVERTER
LEAST SIGNIFICANT DATA BYTE
ACK BY
CONVERTER
MOST SIGNIFICANT DATA BYTE
CHANNEL 1 DATA
SCL
SDA
REG1
REG0
MSB
LSB
MSB
LSB
ACK BY
STOP
CONVERTER COND
LEAST SIGNIFICANT DATA BYTE
BY
MASTER
ACK BY
CONVERTER
MOST SIGNIFICANT DATA BYTE
CHANNEL N DATA FOLLOWED BY STOP
Figure 33. 2-Byte, I
2
C Write Operation
Rev. 0 | Page 30 of 40
03731-0-022