欢迎访问ic37.com |
会员登录 免费注册
发布采购

ST90135M6 参数 Datasheet PDF下载

ST90135M6图片预览
型号: ST90135M6
PDF下载: 下载PDF文件 查看货源
内容描述: 8月16号位微控制器( MCU ), 16至64K的ROM 。 OTP或EPROM 。 512 2K的RAM - ST9 +系列\n [8/16-BIT MICROCONTROLLER (MCU) WITH 16 TO 64K ROM. OTP OR EPROM. 512 TO 2K RAM - ST9 + FAMILY ]
分类和应用: 微控制器可编程只读存储器电动程控只读存储器
文件页数/大小: 199 页 / 2805 K
品牌: ETC [ ETC ]
 浏览型号ST90135M6的Datasheet PDF文件第110页浏览型号ST90135M6的Datasheet PDF文件第111页浏览型号ST90135M6的Datasheet PDF文件第112页浏览型号ST90135M6的Datasheet PDF文件第113页浏览型号ST90135M6的Datasheet PDF文件第115页浏览型号ST90135M6的Datasheet PDF文件第116页浏览型号ST90135M6的Datasheet PDF文件第117页浏览型号ST90135M6的Datasheet PDF文件第118页  
ST90158 - MULTIFUNCTION TIMER (MFT)  
MULTIFUNCTION TIMER (Cont’d)  
9.3.3.13 Autodiscrimination Mode  
ture), while the signal applied to input pin B is used  
as the clock for the prescaler.  
The phase between two pulses (respectively on in-  
put pin B and input pin A) generates a one step up  
(or down) count, so that the up/down control and  
the counter clock are both external. Thus, if the ris-  
ing edge of TxINB arrives when TxINA is at a low  
level, the timer is incremented (no action if the ris-  
ing edge of TxINB arrives when TxINA is at a high  
level). If the falling edge of TxINB arrives when  
TxINA is at a low level, the timer is decremented  
(no action if the falling edge of TxINB arrives when  
TxINA is at a high level).  
Setting the UDC bit in the TCR register has no ef-  
fect in this configuration.  
(*) The timer is in One shot mode and REG0R in  
reload mode  
9.3.3.15 TxINA = Ext. Clock - TxINB = Trigger  
The signal applied to input pin B acts as a trigger,  
performing a capture on REG1R, while the signal  
applied to input pin A is used as the clock for the  
prescaler.  
9.3.3.16 TxINA = Trigger - TxINB = Gate  
The signal applied to input pin A acts as a trigger  
signal on REG0R, initiating the action for which the  
register was programmed (i.e. a reload or cap-  
ture), while the signal applied to input pin B acts as  
a gate signal for the internal clock (i.e. the counter  
runs only when the gate signal is at a low level).  
9.3.3.14 TxINA = Trigger - TxINB = Ext. Clock  
The signal applied to input pin A acts as a trigger  
signal on REG0R, initiating the action for which the  
register was programmed (i.e. a reload or cap-  
114/199  
9
 复制成功!