欢迎访问ic37.com |
会员登录 免费注册
发布采购

ST90135M6 参数 Datasheet PDF下载

ST90135M6图片预览
型号: ST90135M6
PDF下载: 下载PDF文件 查看货源
内容描述: 8月16号位微控制器( MCU ), 16至64K的ROM 。 OTP或EPROM 。 512 2K的RAM - ST9 +系列\n [8/16-BIT MICROCONTROLLER (MCU) WITH 16 TO 64K ROM. OTP OR EPROM. 512 TO 2K RAM - ST9 + FAMILY ]
分类和应用: 微控制器可编程只读存储器电动程控只读存储器
文件页数/大小: 199 页 / 2805 K
品牌: ETC [ ETC ]
 浏览型号ST90135M6的Datasheet PDF文件第108页浏览型号ST90135M6的Datasheet PDF文件第109页浏览型号ST90135M6的Datasheet PDF文件第110页浏览型号ST90135M6的Datasheet PDF文件第111页浏览型号ST90135M6的Datasheet PDF文件第113页浏览型号ST90135M6的Datasheet PDF文件第114页浏览型号ST90135M6的Datasheet PDF文件第115页浏览型号ST90135M6的Datasheet PDF文件第116页  
ST90158 - MULTIFUNCTION TIMER (MFT)  
MULTIFUNCTION TIMER (Cont’d)  
9.3.3.1 TxINA = I/O - TxINB = I/O  
ister was programmed (i.e. a reload or capture).  
The prescaler clock is internally generated and the  
up/down selection may be made only by software  
via the UDC (Software Up/Down) bit in the TCR  
register.  
Input pins A and B are not used by the Timer. The  
counter clock is internally generated and the up/  
down selection may be made only by software via  
the UDC (Software Up/Down) bit in the TCR regis-  
ter.  
9.3.3.2 TxINA = I/O - TxINB = Trigger  
The signal applied to input pin B acts as a trigger  
signal on REG1R register. The prescaler clock is  
internally generated and the up/down selection  
may be made only by software via the UDC (Soft-  
ware Up/Down) bit in the TCR register.  
9.3.3.3 TxINA = Gate - TxINB = I/O  
The signal applied to input pin A acts as a gate sig-  
nal for the internal clock (i.e. the counter runs only  
when the gate signal is at a low level). The counter  
clock is internally generated and the up/down con-  
trol may be made only by software via the UDC  
(Software Up/Down) bit in the TCR register.  
(*) The timer is in One shot mode and REGOR in  
Reload mode  
9.3.3.7 TxINA = Gate - TxINB = Ext. Clock  
The signal applied to input pin B, gated by the sig-  
nal applied to input pin A, acts as external clock for  
the prescaler. The up/down control may be made  
only by software action through the UDC bit in the  
TCR register.  
9.3.3.4 TxINA = Gate - TxINB = Trigger  
Both input pins A and B are connected to the timer,  
with the resulting effect of combining the actions  
relating to the previously described configurations.  
9.3.3.8 TxINA = Trigger - TxINB = Trigger  
9.3.3.5 TxINA = I/O - TxINB = Ext. Clock  
The signal applied to input pin A (or B) acts as trig-  
ger signal for REG0R (or REG1R), initiating the  
action for which the register has been pro-  
grammed. The counter clock is internally generat-  
ed and the up/down selection may be made only  
by software via the UDC (Software Up/Down) bit in  
the TCR register.  
The signal applied to input pin B is used as the ex-  
ternal clock for the prescaler. The up/down selec-  
tion may be made only by software via the UDC  
(Software Up/Down) bit in the TCR register.  
9.3.3.6 TxINA = Trigger - TxINB = I/O  
The signal applied to input pin A acts as a trigger  
for REG0R, initiating the action for which the reg-  
112/199  
9
 复制成功!