欢迎访问ic37.com |
会员登录 免费注册
发布采购

ST90135M6 参数 Datasheet PDF下载

ST90135M6图片预览
型号: ST90135M6
PDF下载: 下载PDF文件 查看货源
内容描述: 8月16号位微控制器( MCU ), 16至64K的ROM 。 OTP或EPROM 。 512 2K的RAM - ST9 +系列\n [8/16-BIT MICROCONTROLLER (MCU) WITH 16 TO 64K ROM. OTP OR EPROM. 512 TO 2K RAM - ST9 + FAMILY ]
分类和应用: 微控制器可编程只读存储器电动程控只读存储器
文件页数/大小: 199 页 / 2805 K
品牌: ETC [ ETC ]
 浏览型号ST90135M6的Datasheet PDF文件第109页浏览型号ST90135M6的Datasheet PDF文件第110页浏览型号ST90135M6的Datasheet PDF文件第111页浏览型号ST90135M6的Datasheet PDF文件第112页浏览型号ST90135M6的Datasheet PDF文件第114页浏览型号ST90135M6的Datasheet PDF文件第115页浏览型号ST90135M6的Datasheet PDF文件第116页浏览型号ST90135M6的Datasheet PDF文件第117页  
ST90158 - MULTIFUNCTION TIMER (MFT)  
MULTIFUNCTION TIMER (Cont’d)  
9.3.3.9 TxINA = Clock Up - TxINB = Clock Down  
9.3.3.11 TxINA = Trigger Up - TxINB = Trigger  
Down  
The edge received on input pin A (or B) performs a  
one step up (or down) count, so that the counter  
clock and the up/down control are external. Setting  
the UDC bit in the TCR register has no effect in  
this configuration, and input pin B has priority on  
input pin A.  
Up/down control is performed through both input  
pins A and B. A edge on input pin A sets the up  
count mode, while a edge on input pin B (which  
has priority on input pin A) sets the down count  
mode. The counter clock is internally generated,  
and setting the UDC bit in the TCR register has no  
effect in this configuration.  
9.3.3.10 TxINA = Up/Down - TxINB = Ext Clock  
An High (or Low) level applied to input pin A sets  
the counter in the up (or down) count mode, while  
the signal applied to input pin B is used as clock for  
the prescaler. Setting the UDC bit in the TCR reg-  
ister has no effect in this configuration.  
9.3.3.12 TxINA = Up/Down - TxINB = I/O  
An High (or Low) level of the signal applied on in-  
put pin A sets the counter in the up (or down) count  
mode. The counter clock is internally generated.  
Setting the UDC bit in the TCR register has no ef-  
fect in this configuration.  
113/199  
9
 复制成功!