欢迎访问ic37.com |
会员登录 免费注册
发布采购

RTL8100CL-LF 参数 Datasheet PDF下载

RTL8100CL-LF图片预览
型号: RTL8100CL-LF
PDF下载: 下载PDF文件 查看货源
内容描述: 电源管理单芯片快速以太网控制器 [SINGLE-CHIP FAST ETHERNET CONTROLLER WITH POWER MANAGEMENT]
分类和应用: 外围集成电路控制器LTE局域网以太网以太网:16GBASE-T
文件页数/大小: 73 页 / 652 K
品牌: ETC [ ETC ]
 浏览型号RTL8100CL-LF的Datasheet PDF文件第45页浏览型号RTL8100CL-LF的Datasheet PDF文件第46页浏览型号RTL8100CL-LF的Datasheet PDF文件第47页浏览型号RTL8100CL-LF的Datasheet PDF文件第48页浏览型号RTL8100CL-LF的Datasheet PDF文件第50页浏览型号RTL8100CL-LF的Datasheet PDF文件第51页浏览型号RTL8100CL-LF的Datasheet PDF文件第52页浏览型号RTL8100CL-LF的Datasheet PDF文件第53页  
RTL8100C & RTL8100CL  
Datasheet  
6.3. PCI Configuration Space Status  
Status: The status register is a 16-bit register used to record status information for PCI bus related events.  
Reads to this register behave normally. Writes are slightly different in that bits can be reset, but not set.  
Table 42. PCI Configuration Space Status  
Bit  
Symbol Description  
15  
DPERR Detected Parity Error.  
When set indicates that the RTL8100C(L) detected a parity error, even if parity error handling is  
disabled in the command register PERRSP bit.  
SSERR Signaled System Error.  
When set indicates that the RTL8100C(L) asserted the system error pin, SERRB.  
Writing a 1 clears this bit to 0.  
RMABT Received Master Abort.  
14  
13  
When set indicates that the RTL8100C(L) terminated a master transaction with master abort.  
Writing a 1 clears this bit to 0.  
12  
RTABT Received Target Abort.  
When set indicates that the RTL8100C(L) master transaction was terminated due to a target abort.  
Writing a 1 clears this bit to 0.  
11  
STABT Signaled Target Abort.  
Set to 1 whenever the RTL8100C(L) terminates a transaction with target abort. Writing a 1 clears this  
bit to 0.  
10-9  
8
DST1-0 Device Select Timing.  
These bits encode the timing of DEVSELB. They are set to 01b (medium), indicating the  
RTL8100C(L) will assert DEVSELB two clocks after FRAMEB is asserted.  
Data Parity error Detected.  
DPD  
This bit sets when the following conditions are met:  
The RTL8100C(L) asserts parity error(PERRB pin) or it senses the assertion of PERRB pin by  
another device.  
The RTL8100C(L) operates as a bus master for the operation that caused the error.  
The Command register PERRSP bit is set.  
Writing a 1 clears this bit to 0.  
7
6
FBBC  
UDF  
Fast Back-To-Back Capable.  
Config3<FbtBEn>=0, Read as 0. Write operation has no effect.  
Config3<FbtBEn>=1, Read as 1.  
User Definable Features.  
Read as 0. Write operation has no effect.  
The RTL8100C(L) does not support UDF.  
5
66MHz 66MHz Capable.  
Read as 0. Write operation has no effect.  
The RTL8100C(L) has no 66MHz capability.  
NewCap New Capability.  
4
Config3<PMEn>=0, Read as 0. Write operation has no effect.  
Config3<PMEn>=1, Read as 1.  
Reserved.  
0-3  
-
Single-Chip Fast Ethernet Controller  
41  
Track ID: JATR-1076-21 Rev. 1.06  
 复制成功!