欢迎访问ic37.com |
会员登录 免费注册
发布采购

XC5202-5VQ100I 参数 Datasheet PDF下载

XC5202-5VQ100I图片预览
型号: XC5202-5VQ100I
PDF下载: 下载PDF文件 查看货源
内容描述: 现场可编程门阵列(FPGA)的\n [Field Programmable Gate Array (FPGA) ]
分类和应用: 现场可编程门阵列可编程逻辑时钟
文件页数/大小: 73 页 / 583 K
品牌: ETC [ ETC ]
 浏览型号XC5202-5VQ100I的Datasheet PDF文件第33页浏览型号XC5202-5VQ100I的Datasheet PDF文件第34页浏览型号XC5202-5VQ100I的Datasheet PDF文件第35页浏览型号XC5202-5VQ100I的Datasheet PDF文件第36页浏览型号XC5202-5VQ100I的Datasheet PDF文件第38页浏览型号XC5202-5VQ100I的Datasheet PDF文件第39页浏览型号XC5202-5VQ100I的Datasheet PDF文件第40页浏览型号XC5202-5VQ100I的Datasheet PDF文件第41页  
R
XC5200 Series Field Programmable Gate Arrays  
T
CCL  
CCLK  
INIT  
1
T
IC  
T
CD  
3
2
T
DC  
BYTE  
0
BYTE  
1
D0 - D7  
BYTE 0 OUT  
BYTE 1 OUT  
1
0
0
1
2
3
4
5
6
7
DOUT  
RDY/BUSY  
X6096  
Description  
INIT (High) setup time  
D0 - D7 setup time  
D0 - D7 hold time  
CCLK High time  
Symbol  
Min  
5
Max  
Units  
µs  
1
2
3
TIC  
TDC  
TCD  
60  
0
ns  
ns  
CCLK  
TCCH  
TCCL  
FCC  
50  
60  
ns  
CCLK Low time  
ns  
CCLK Frequency  
8
MHz  
7
Notes: 1. Peripheral Synchronous mode can be considered Slave Parallel mode. An external CCLK provides timing, clocking in the  
first data byte on the second rising edge of CCLK after INIT goes high. Subsequent data bytes are clocked in on every  
eighth consecutive rising edge of CCLK.  
2. The RDY/BUSY line goes High for one CCLK period after data has been clocked in, although synchronous operation does  
not require such a response.  
3. The pin name RDY/BUSY is a misnomer. In synchronous peripheral mode this is really an ACKNOWLEDGE signal.  
4.Note that data starts to shift out serially on the DOUT pin 0.5 CCLK periods after it was loaded in parallel. Therefore,  
additional CCLK pulses are clearly required after the last byte has been loaded.  
Figure 34: Synchronous Peripheral Mode Programming Switching Characteristics  
November 5, 1998 (Version 5.2)  
7-119  
 复制成功!