欢迎访问ic37.com |
会员登录 免费注册
发布采购

XC5202-5VQ100I 参数 Datasheet PDF下载

XC5202-5VQ100I图片预览
型号: XC5202-5VQ100I
PDF下载: 下载PDF文件 查看货源
内容描述: 现场可编程门阵列(FPGA)的\n [Field Programmable Gate Array (FPGA) ]
分类和应用: 现场可编程门阵列可编程逻辑时钟
文件页数/大小: 73 页 / 583 K
品牌: ETC [ ETC ]
 浏览型号XC5202-5VQ100I的Datasheet PDF文件第32页浏览型号XC5202-5VQ100I的Datasheet PDF文件第33页浏览型号XC5202-5VQ100I的Datasheet PDF文件第34页浏览型号XC5202-5VQ100I的Datasheet PDF文件第35页浏览型号XC5202-5VQ100I的Datasheet PDF文件第37页浏览型号XC5202-5VQ100I的Datasheet PDF文件第38页浏览型号XC5202-5VQ100I的Datasheet PDF文件第39页浏览型号XC5202-5VQ100I的Datasheet PDF文件第40页  
R
XC5200 Series Field Programmable Gate Arrays  
Synchronous Peripheral Mode  
for test purposes. Note that RDY/BUSY is pulled High with  
a high-impedance pullup prior to INIT going High.  
Synchronous Peripheral mode can also be considered  
Slave Parallel mode. An external signal drives the CCLK  
input(s) of the FPGA(s). The first byte of parallel configura-  
tion data must be available at the Data inputs of the lead  
FPGA a short setup time before the rising CCLK edge.  
Subsequent data bytes are clocked in on every eighth con-  
secutive rising CCLK edge.  
The lead FPGA serializes the data and presents the pre-  
amble data (and all data that overflows the lead device) on  
its DOUT pin. There is an internal delay of 1.5 CCLK peri-  
ods, which means that DOUT changes on the falling CCLK  
edge, and the next FPGA in the daisy chain accepts data  
on the subsequent rising CCLK edge.  
In order to complete the serial shift operation, 10 additional  
CCLK rising edges are required after the last data byte has  
been loaded, plus one more CCLK cycle for each  
daisy-chained device.  
The same CCLK edge that accepts data, also causes the  
RDY/BUSY output to go High for one CCLK period. The pin  
name is a misnomer. In Synchronous Peripheral mode it is  
really an ACKNOWLEDGE signal. Synchronous operation  
does not require this response, but it is a meaningful signal  
Synchronous Peripheral mode is selected by a <011> on  
the mode pins (M2, M1, M0).  
NOTE:  
M2 can be shorted to Ground  
if not used as I/O  
N/C  
N/C  
3.3 kΩ  
M0 M1  
M2  
M0 M1  
CCLK  
M2  
CCLK  
CLOCK  
OPTIONAL  
DAISY-CHAINED  
FPGAs  
8
DATA BUS  
D
0-7  
DIN  
DOUT  
DOUT  
V
CC  
XC5200  
SYNCHRO-  
NOUS  
PERIPHERAL  
XC5200E/EX  
SLAVE  
4.7 kΩ  
RDY/BUSY  
CONTROL  
SIGNALS  
DONE  
INIT  
DONE  
INIT  
3.3 kΩ  
PROGRAM  
PROGRAM  
PROGRAM  
X9005  
Figure 33: Synchronous Peripheral Mode Circuit Diagram  
7-118  
November 5, 1998 (Version 5.2)  
 复制成功!