欢迎访问ic37.com |
会员登录 免费注册
发布采购

Z8018008VSC 参数 Datasheet PDF下载

Z8018008VSC图片预览
型号: Z8018008VSC
PDF下载: 下载PDF文件 查看货源
内容描述: 家庭MPU [Family MPU]
分类和应用:
文件页数/大小: 326 页 / 1089 K
品牌: ZILOG [ ZILOG, INC. ]
 浏览型号Z8018008VSC的Datasheet PDF文件第31页浏览型号Z8018008VSC的Datasheet PDF文件第32页浏览型号Z8018008VSC的Datasheet PDF文件第33页浏览型号Z8018008VSC的Datasheet PDF文件第34页浏览型号Z8018008VSC的Datasheet PDF文件第36页浏览型号Z8018008VSC的Datasheet PDF文件第37页浏览型号Z8018008VSC的Datasheet PDF文件第38页浏览型号Z8018008VSC的Datasheet PDF文件第39页  
Z8018x Family  
MPU User Manual  
20  
T1  
T2  
TW  
TW  
T3  
T1  
T2  
Phi  
A19  
D7  
A0  
D0  
Op Code  
WAIT  
M1  
MREQ  
RD  
Figure 10. Op Code Fetch (with Wait State) Timing Diagram  
Operand and Data Read/Write Timing  
The instruction operand and data read/write timing differs from Op Code  
fetch timing in two ways:  
The M1 output is held inactive  
The read cycle timing is relaxed by one-half clock cycle because data  
is latched at the falling edge of T3  
Instruction operands include immediate data, displacement, and extended  
addresses, and contain the same timing as memory data reads.  
During memory write cycles the MREQ signal goes active in the second  
half of T1. At the end of T1, the data bus is driven with the write data.  
At the start of T2, the WR signal is asserted Low enabling the memory.  
MREQ and WR go inactive in the second half of T3 followed by  
disabling of the write data on the data bus.  
UM005001-ZMP0400  
 复制成功!