欢迎访问ic37.com |
会员登录 免费注册
发布采购

Z8018008VSC 参数 Datasheet PDF下载

Z8018008VSC图片预览
型号: Z8018008VSC
PDF下载: 下载PDF文件 查看货源
内容描述: 家庭MPU [Family MPU]
分类和应用:
文件页数/大小: 326 页 / 1089 K
品牌: ZILOG [ ZILOG, INC. ]
 浏览型号Z8018008VSC的Datasheet PDF文件第30页浏览型号Z8018008VSC的Datasheet PDF文件第31页浏览型号Z8018008VSC的Datasheet PDF文件第32页浏览型号Z8018008VSC的Datasheet PDF文件第33页浏览型号Z8018008VSC的Datasheet PDF文件第35页浏览型号Z8018008VSC的Datasheet PDF文件第36页浏览型号Z8018008VSC的Datasheet PDF文件第37页浏览型号Z8018008VSC的Datasheet PDF文件第38页  
Z8018x Family  
MPU User Manual  
19  
The Op Code on the data bus is latched at the rising edge of T3 and the  
bus cycle terminates at the end of T3.  
T1  
T2  
T3  
T1  
T2  
Phi  
A0–  
A19  
D0–  
D7  
WAIT  
M1  
MREQ  
RD  
Figure 9.  
Op Code Fetch (without Wait State) Timing Diagram  
Figure 10 illustrates the insertion of Wait States (TW) into the Op Code  
fetch cycle. Wait States (TW) are controlled by the external WAIT input  
combined with an on-chip programmable Wait State generator.  
At the falling edge of T2 the combined WAIT input is sampled. If WAIT  
input is asserted Low, a Wait State (TW) is inserted. The address bus,  
MREQ, RD and M1 are held stable during Wait States. When WAIT is  
sampled inactive High at the falling edge of TW, the bus cycle enters T3  
and completes at the end of T3.  
UM005001-ZMP0400  
 复制成功!