欢迎访问ic37.com |
会员登录 免费注册
发布采购

Z8018008VSC 参数 Datasheet PDF下载

Z8018008VSC图片预览
型号: Z8018008VSC
PDF下载: 下载PDF文件 查看货源
内容描述: 家庭MPU [Family MPU]
分类和应用:
文件页数/大小: 326 页 / 1089 K
品牌: ZILOG [ ZILOG, INC. ]
 浏览型号Z8018008VSC的Datasheet PDF文件第26页浏览型号Z8018008VSC的Datasheet PDF文件第27页浏览型号Z8018008VSC的Datasheet PDF文件第28页浏览型号Z8018008VSC的Datasheet PDF文件第29页浏览型号Z8018008VSC的Datasheet PDF文件第31页浏览型号Z8018008VSC的Datasheet PDF文件第32页浏览型号Z8018008VSC的Datasheet PDF文件第33页浏览型号Z8018008VSC的Datasheet PDF文件第34页  
Z8018x Family  
MPU User Manual  
15  
OPERATION MODES  
The Z8X180 can be configured to operate like the Hitachi HD64180. This  
functionality is accomplished by allowing user control over the M1,  
IORQ, WR, and RD signals. The Operation Mode Control Register  
(OMCR), illustrated in Figure 5, determines the M1 options, the timing of  
the IORQ, RD, and WR signals, and the RETI operation.  
Operation Mode Control Register  
Bit  
7
6
M1TE  
W
5
4
0
Bit/Field  
R/W  
M1E  
R/W  
1
IOC  
R/W  
1
Reserved  
Reset  
1
Note: R = Read W = Write X = Indeterminate? = Not Applicable  
Figure 5. Operation Mode Control Register  
M1E (M1 Enable): This bit controls the M1 output and is set to a 1 during  
RESET.  
When M1E is 1, the M1 output is asserted Low during the Op Code fetch  
cycle, the INT0 acknowledge cycle, and the first machine cycle of the  
NMI acknowledge. This action also causes the M1 signal to be Active  
during both fetches of the RETI instruction sequence, and may cause  
corruption of the external interrupt daisy chain. Therefore, this bit must be  
0 for the Z8X180. When M1E is 0 the M1 output is normally inactive and  
asserted Low only during the refetch of the RETI instruction sequence  
and the INT0 acknowledge cycle (Figure 6).  
UM005001-ZMP0400  
 复制成功!