欢迎访问ic37.com |
会员登录 免费注册
发布采购

Z8018008VSC 参数 Datasheet PDF下载

Z8018008VSC图片预览
型号: Z8018008VSC
PDF下载: 下载PDF文件 查看货源
内容描述: 家庭MPU [Family MPU]
分类和应用:
文件页数/大小: 326 页 / 1089 K
品牌: ZILOG [ ZILOG, INC. ]
 浏览型号Z8018008VSC的Datasheet PDF文件第109页浏览型号Z8018008VSC的Datasheet PDF文件第110页浏览型号Z8018008VSC的Datasheet PDF文件第111页浏览型号Z8018008VSC的Datasheet PDF文件第112页浏览型号Z8018008VSC的Datasheet PDF文件第114页浏览型号Z8018008VSC的Datasheet PDF文件第115页浏览型号Z8018008VSC的Datasheet PDF文件第116页浏览型号Z8018008VSC的Datasheet PDF文件第117页  
Z8018x Family  
MPU User Manual  
98  
Bit  
Position Bit/Field R/W  
Value Description  
Source Mode Channel — Specifies whether the source  
32  
SM1:0  
W
for channel 0 transfers is memory, I/O, or memory  
mapped I/O and the corresponding address modifier.  
Reference Table 13.  
1
MMOD R/W  
DMA Memory Mode Channel 0 — When channel 0 is  
configured for memory to/from memory transfers, the  
external DREQ0 input is not used to control the transfer  
timing. Instead, two automatic transfer timing modes are  
selectable - BURST (MMOD is 1) and CYCLE STEAL  
(MMOD is 0). For BURST memory to/from memory  
transfers, the DMAC takes control of the bus  
continuously until the DMA transfer completes (as shown  
by the byte count register is 0). In CYCLE STEAL mode,  
the CPU is given a cycle for each DMA byte transfer  
cycle until the transfer is completed.  
For channel 0 DMA with I/O source or destination, the  
DREQ0 input times the transfer and thus MMOD is  
ignored.  
Table 12. Channel 0 Destination  
DM1 DM0 Memory/I/O  
Address Increment/Decrement  
0
0
1
1
0
1
0
1
Memory  
Memory  
Memory  
I/O  
+ 1  
-1  
fixed  
fixed  
UM005001-ZMP0400  
 复制成功!