欢迎访问ic37.com |
会员登录 免费注册
发布采购

Z8018008VSC 参数 Datasheet PDF下载

Z8018008VSC图片预览
型号: Z8018008VSC
PDF下载: 下载PDF文件 查看货源
内容描述: 家庭MPU [Family MPU]
分类和应用:
文件页数/大小: 326 页 / 1089 K
品牌: ZILOG [ ZILOG, INC. ]
 浏览型号Z8018008VSC的Datasheet PDF文件第107页浏览型号Z8018008VSC的Datasheet PDF文件第108页浏览型号Z8018008VSC的Datasheet PDF文件第109页浏览型号Z8018008VSC的Datasheet PDF文件第110页浏览型号Z8018008VSC的Datasheet PDF文件第112页浏览型号Z8018008VSC的Datasheet PDF文件第113页浏览型号Z8018008VSC的Datasheet PDF文件第114页浏览型号Z8018008VSC的Datasheet PDF文件第115页  
Z8018x Family  
MPU User Manual  
96  
Bit  
Position Bit/Field R/W  
Value Description  
Enable Channel 0 — When DE0 = 1 and DME = 1,  
6
DE0  
R/W  
channel 0 DMA is enabled. When a DMA transfer  
terminates BCR0 = 0), DE0: is reset to 0 by the DMAC.  
When DE0 = 0 and the DMA interrupt is enabled (DIE0 =  
1), a DMA interrupt request is made to the CPU.  
To perform a software write to DE0, DWE0 must be written  
with 0 during the same register write access. Writing DE0 to  
0 disables channel 0 DMA. Writing DE0 to 1 enables  
channel 0 DMA and automatically sets DME (DMA Main  
Enable) to 1. DE0 is cleared to 0 during RESET.  
5
4
3
DWE1  
DWE0  
DIE1  
W
Bit Write Enable 1 — When performing any software  
write to DEI, DWE1 must be written with 0 during the  
same access. DWE1 write value of 0 is not held and  
DWE1 is always read as 1.  
W
Bit Write Enable 0 — When performing any software  
write to DE0, DWE0 must be written with 0 during the  
same access. DWE0 write value of 0 is not held and  
DWE0 is always read as 1.  
R/W  
DMA Interrupt Enable Channel 1 — When DIE1 is set  
to 1, the termination channel 1 DMA transfer (indicated  
when DE1 is 0) causes a CPU interrupt request to be  
generated. When DIE1 is 0, the channel 1 DMA  
termination interrupt is disabled. DIE1 is cleared to 0  
during RESET.  
2
DIE0  
DMA Interrupt Enable Channel 0 — When DIE0 is set  
to 1, the termination channel 0 of DMA transfer  
(indicated when DE0 is 0) causes a CPU interrupt request  
to be generated. When DIE0 is 0, the channel 0 DMA  
termination interrupt is disabled. DIE0 is cleared to 0  
during RESET.  
UM005001-ZMP0400  
 复制成功!