欢迎访问ic37.com |
会员登录 免费注册
发布采购

Z8018008VSC 参数 Datasheet PDF下载

Z8018008VSC图片预览
型号: Z8018008VSC
PDF下载: 下载PDF文件 查看货源
内容描述: 家庭MPU [Family MPU]
分类和应用:
文件页数/大小: 326 页 / 1089 K
品牌: ZILOG [ ZILOG, INC. ]
 浏览型号Z8018008VSC的Datasheet PDF文件第99页浏览型号Z8018008VSC的Datasheet PDF文件第100页浏览型号Z8018008VSC的Datasheet PDF文件第101页浏览型号Z8018008VSC的Datasheet PDF文件第102页浏览型号Z8018008VSC的Datasheet PDF文件第104页浏览型号Z8018008VSC的Datasheet PDF文件第105页浏览型号Z8018008VSC的Datasheet PDF文件第106页浏览型号Z8018008VSC的Datasheet PDF文件第107页  
Z8018x Family  
MPU User Manual  
88  
Refresh Control Register (RCR)  
The RCR specifies the interval and length of refresh cycles, while  
enabling or disabling the refresh function.  
Refresh Control Register (RCR: 36H)  
Bit  
7
REFE  
R/W  
1
6
REFW  
R/W  
1
5
4
3
2
1
CYC1  
R/W  
0
0
CYC0  
R/W  
0
Bit/Field  
R/W  
?
?
?
Reset  
Note: R = Read W = Write X = Indeterminate ? = Not Applicable  
Bit  
Position Bit/Field R/W  
Value Description  
REFE: Refresh Enable  
7
REFE  
R/W  
0
1
Disables the refresh controller  
Enables refresh cycle insertion.  
6
REFW  
R/W  
Refresh Wait (bit 6)  
0
1
Causes the refresh cycle to be two clocks in duration.  
Causes the refresh cycle to be three clocks in duration by  
adding a refresh wait cycle (TRW).  
10  
CYC10 R/W  
Cycle Interval — CYC1 and CYC0 specify the interval  
(in clock cycles) between refresh cycles. In the case of  
dynamic RAMs requiring 128 refresh cycles every 2 ms  
(or 256 cycles in every 4 ms), the required refresh interval  
is less than or equal to 15.625 ms. Thus, the underlined  
values indicate the best refresh interval depending on  
CPU clock frequency. CYC0 and CYC1 are cleared to 0  
during RESET. Refer to Table 11.  
UM005001-ZMP0400  
 复制成功!